Number | Date | Country | Kind |
---|---|---|---|
95830404 | Sep 1995 | EPX |
This application is a division of U.S. patent application No. 08/720,492, filed Sep. 30, 1996 now abandoned.
Number | Name | Date | Kind |
---|---|---|---|
4839305 | Brighton | Jun 1989 | |
5254485 | Segawa et al. | Oct 1993 | |
5386140 | Matthews | Jan 1995 | |
5409845 | Robinson et al. | Apr 1995 | |
5480816 | Uga et al. | Jan 1996 | |
5698459 | Grubisich et al. | Dec 1997 | |
5719082 | Violette | Feb 1998 | |
5726069 | Chen et al. | Mar 1998 |
Number | Date | Country |
---|---|---|
42 40 205 | Aug 1993 | DEX |
401082562 | Mar 1989 | JPX |
1196121 | Aug 1989 | JPX |
4062849 | Feb 1992 | JPX |
404062849 | Feb 1992 | JPX |
404260331 | Sep 1992 | JPX |
5041387 | Feb 1993 | JPX |
405041385 | Feb 1993 | JPX |
405041387 | Feb 1993 | JPX |
405062986 | Mar 1993 | JPX |
405326536 | Dec 1993 | JPX |
9308599 | Apr 1993 | WOX |
Entry |
---|
Warnock et al., "A Full E-Beam 0.25 .mu.m Bipolar Technology with sub-25 ps ECL Gate Delay," International Electron Devices Meeting: 16.6-16.6.3, Dec. 8-11, 1991. |
Gomi et al., "A Sub-30psec Si Bipolar LSI Technology," International Electron Devices Meeting: 744-747, Dec. 11-14, 1988. |
Isaac, et al., "Method for Fabricating A Self-Aligned Vertical PNP Transistor," IBM Technical Disclosure Bulletin,vol. 22 (8A), Jan. 1980. |
Number | Date | Country | |
---|---|---|---|
Parent | 720492 | Sep 1996 |