Claims
- 1. An improved electrical contact between patterned polycide layers for interconnections on integrated circuits, comprised of:a semiconductor substrate having field oxide regions surrounding and electrically isolating device areas; a doped first polysilicon layer on said field oxide regions and said device areas, and a silicide layer on said first polysilicon layer, both patterned to provide a first polycide interconnection; an insulating layer on said patterned first polycide layer thereby electrically insulating said patterned first polycide layer; said insulating layer having contact openings, said contact openings extending through said first silicide layer and through said first polysilicon layer to surface of said field oxide regions; a doped second polysilicon layer over said insulating layer and in said contact openings contacting said first polysilicon layer, thereby forming improved electrical contacts between said first and second polysilicon layers; a second silicide layer on said second polysilicon layer, said second silicide layer and said second polysilicon layer patterned to provide a second polycide interconnection.
- 2. The structure of claim 1, wherein said first and second silicide layers are composed of tungsten silicide (WSi2).
Parent Case Info
This a division of patent application Ser. No. 08/590548, filing date Mar. 19, 1996 now U.S. Pat. No. 6,156,247. A Method For Making Polycide-To-Polycide Low Contact Resistance Contacts For Interconnections On Integrated Circuits, assigned to the same assignee as the present invention.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5338701 |
Hsu et al. |
Aug 1994 |
A |
5395784 |
Lu et al. |
Mar 1995 |
A |
5846873 |
Violette et al. |
Dec 1998 |
A |
5946565 |
Ikeda et al. |
Aug 1999 |
A |