Claims
- 1. A method for making transistors with ultrashort channel lengths, the method comprising the following steps:a) depositing a conducting material on a substrate of semiconductor material, b) patterning the conducting material into parallel stripe-like first electrodes, with a pitch determined by an applicable design rule and leaving exposed stripe-like areas of the substrate between the first electrodes, c) depositing a barrier layer covering the first electrodes down to the substrate, d) doping the substrate in the exposed areas thereof, e) depositing a conducting material over the doped areas of the substrate, thus forming parallel stripe-like second electrodes thereabove, f) removing the barrier layer covering the first electrodes, leaving vertical channels extending down to the undoped areas of the substrate between the first and the second electrodes, g) doping the substrate in the exposed areas thereof at the bottom of the channels, h) filling the channels with a barrier material, i) removing the first electrodes, leaving openings between second electrodes and exposing areas of the substrate therebetween, j) doping the exposed areas of the substrate in the openings where the first electrodes have been removed, k) depositing a conducting material in the openings to regenerate the first electrodes, whereby an electrode layer of approximately equal-width parallel stripe-like first and second electrodes are obtained, interfacing the doped substrate and separated by an arbitrarily thin layer of barrier material only, such that the first electrodes now either constitute source or drain electrodes and the second electrodes correspondingly drain or source electrodes of transistor structures, as dependent on the dopants used in the doping steps, l) depositing an insulating barrier layer over the electrodes and the separating barrier layers, m) depositing the conducting material on the top of the barrier layer, and n) patterning the conducting material to form parallel stripe-like gate electrodes oriented crosswise to the source and drain electrodes, whereby a matrix of field-effect transistor structures are obtained with very short channel length and arbitrarily large channel width, the latter as given by the gate electrode patterned.
- 2. The method according to claim 1,wherein the conducting material is a metal.
- 3. The method according to claim 1,wherein the conducting material is a polymer or copolymer material.
- 4. The method according to claim 1,wherein photomicrolithography is used in the patterning steps.
- 5. The method according to claim 1,wherein non-lithographic tools are used in the patterning steps.
- 6. The method according to claim 1,wherein at least one of the barrier layers and the electrodes are removed by etching.
- 7. The method according to claim 1,wherein the thin-film/thin barrier layer is formed by a selective deposition process.
- 8. The method according to claim 1,wherein the thin-film/thin barrier layer is performed by spraying.
- 9. The method according to claim 1,wherein the patterning is performed by etching.
- 10. The method according to claim 1,wherein the semiconductor substrate material is silicon.
- 11. The method according to claim 1,wherein the matrix of transistor structures is divided up to form individual field-effect transistors or circuits of more than one transistor of this kind.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 20 015837 |
Nov 2001 |
NO |
|
Parent Case Info
This is a complete application claiming benefit of provisional 60/333,750 filed Nov. 29, 2001.
US Referenced Citations (2)
| Number |
Name |
Date |
Kind |
|
6124174 |
Gardner et al. |
Sep 2000 |
A |
|
6638441 |
Chang et al. |
Oct 2003 |
B2 |
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 0 710 989 |
May 1996 |
EP |
| 2 230 899 |
Oct 1990 |
GB |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/333750 |
Nov 2001 |
US |