Wolf, Silicon Processing for the VLSI Era Volume 1--Process Technology, Lattice Press, pp. 261-262, 1986. |
Lu et al., "Process Limitation and Device Design Tradeoffs of Self-Aligned TiSi2 Junction Formation in Submicrometer CMOS Devices," IEEE Transactions on Electron Devices, vol. 38, No. 2, Feb. 1991, pp. 246-254. |
Hong et al., "Material and Electrical Properties of Ultra-Shallow p+-n Junctions Formed by Low-Energy Ion Implantation and Rapid Thermal Annealing," IEEE Transactionis on Electron Devices, vol. 38, No. 3, Mar. 1991, pp. 476-486. |
Wang et al., "Ultra-Shallow Junction Formation Using Silicide as a Diffusion Source and Low Thermal Budget," IEEE Transactionis on Electron Devices, vol. 39, No. 11, Nov. 1992, pp. 2486-2496. |
Ozturk, et al., "Rapid Thermal Chemical Vapor Deposition of Germanium on Silicon and Silicon Dioxide and New Applications of Ge in ULSI Technologies", Journal of Electronic Materials, vol. 19, No. 10, Oct. 1990, pp. 1129-1134 XP 000197935. |
D, Fathy, et al., "Formation of Epitaxial Layers of Ge on Si Substrates by Ge Implantation and Oxidation", Applied Physics Letters, vol. 51, No. 17, Oct. 26, 1987, pp. 1337-1339 XP002096974. |
A.R. Srivatsa, et al., "Nature of Interfaces and Oxidation Processes in Ge+- Implanted Si", Journal of Applied Physics, vol. 65, No. 10, May 15, 1989, pp. 4028-4032 XP002096975. |