S. M. Sze, VLSI Technology, 2d Ed., McGraw-Hill, 1988, pp. 249 and 261. |
W. Brackelmann, et al., ISSCC Dig. Techn. Papers (1977), "THAM 10.1: A Masterslice LSI For Subnanosecond Random Logic". |
A. W. Wieder, Siemens Forschungs-und Entwicklungsberichte, Bd. 13 (1984), Seite 246 ff, "Self-Aligned Bipolar Technology-New Chances for Very-High-Speed Digital Integrated Circuits". |
H. Kabza, et al., IEEE Electr. Dev. Lett. Bd. 10 (1989), Seite 344, "A 1-.mu.m Polysilicon Self-Aligning Bipolar Process for Low-Power High-Speed Integrated Circuits". |
H. B. Pogge, IEEE BCTM 1990 Conf. Proc., 1990, p. 18, "Trench Isolation Technology". |
E. Bertagnolli, et al., IEEE BCTM 1991 Conf. Proc., 1991, p. 34, "Modular Deep Trench Isolation Scheme for 38 GHz Self-Aligned Double Polysilicon Bipolar Devices". |
G. P. Li, et al., IEEE El. Dev. Lett., vol. EDL-8 (1987), pp. 338-340, "Bipolar Transistor with Self-Aligned Lateral Profile". |
M. W. Geis, et al., IEEE El. Dev. Lett., vol. EDL-8 (1987), pp. 341-343, "High-Temperature Point-Contact Transistors and Schottky Diodes Formed on Synthetic Boron-Doped Diamond". |
Wolf et al., "Silicon Processing For The VLSI ERA", vol. 1, pp. 182-184, 1986. |