Claims
- 1. A method for manufacturing a semiconductor device, comprising the steps of:
- forming a semiconductor layer on a semiconductor substrate via a first insulation layer;
- forming a second insulation layer on said semiconductor layer;
- forming a gate electrode on said second insulation layer by patterning;
- forming a high-concentration impurity region in said semiconductor substrate, by implanting ions whose conductivity type is equal to that of said semiconductor substrate, by using said gate electrode as a mask, an impurity concentration of said impurity region being higher than that of said semiconductor substrate; and
- forming source and drain regions in said semiconductor layer by implanting ions whose conductivity type is opposite to that of said semiconductor substrate, using said gate electrode as a mask.
- 2. A method for manufacturing a semiconductor device, comprising the steps of:
- forming a first insulation layer on a semiconductor substrate;
- forming a groove in said semiconductor substrate by etching said first insulation layer and said semiconductor substrate;
- forming a second insulation layer in said groove and flattening upper surfaces of said first and second insulation layers;
- forming a semiconductor layer on said first and second insulation layers;
- forming a third insulation layer on said semiconductor layer;
- forming a gate electrode on said third insulation layer by patterning; and
- forming source and drain regions in said semiconductor layer by implanting ions whose conductivity type is opposite to that of said semiconductor substrate, using said gate electrode as a mask.
- 3. A method for manufacturing a semiconductor device, comprising the steps of:
- forming a first insulation layer on a semiconductor substrate;
- etching a part of said insulation layer;
- forming a first semiconductor layer, whose conductivity type is equal to that of said semiconductor substrate, in an etched portion of said insulation layer by epitaxial growth;
- forming a second insulation layer on said first insulation layer and said first semiconductor layer;
- forming a second semiconductor layer on said second insulation layer;
- forming a third insulation layer on said second semiconductor layer;
- forming a gate electrode on said third insulation layer by patterning; and
- forming source and drain regions in said second semiconductor layer by implanting ions whose conductivity type is opposite to that of said second semiconductor layer, using said gate electrode as a mask.
- 4. A method for manufacturing a semiconductor device, comprising the steps of:
- forming a semiconductor layer on a semiconductor substrate via a first insulation layer;
- forming a second insulation layer on said semiconductor layer;
- forming a gate electrode on said second insulation layer;
- forming a low permittivity region in said first insulation layer by ion-implanting fluorine into said first insulation layer using said gate electrode as a mask; and
- forming source and drain regions in said semiconductor layer over the low permittivity region by implanting ions whose conductivity type is opposite to that of said semiconductor layer, by using said gate electrode as a mask.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-233928 |
Sep 1994 |
JPX |
|
7-240337 |
Sep 1995 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/536,451, filed on Sep. 29, 1995, now U.S. Pat. No. 5,760,442.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
57-177559 |
Nov 1982 |
JPX |
4-98879 |
Mar 1992 |
JPX |
5-206467 |
Aug 1993 |
JPX |
5-299437 |
Nov 1993 |
JPX |
6-314790 |
Nov 1994 |
JPX |
Non-Patent Literature Citations (1)
Entry |
An Analysis of the Concave MOSFET, by Kenhi Natori et al, IEEE Transactions On Electron Devices, vol. Ed. 35, No. 4, Apr., 1978, pp. 448-456. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
536451 |
Sep 1995 |
|