Claims
- 1. A method for forming an impurity ion diffusion layer for a semiconductor device, the method comprising the steps of:
- (i) implanting ions in an ion implantation region of a semiconductor substrate between two adjacent gates through a SiO.sub.2 film, and then carrying out middle temperature annealing,
- (ii) removing the SiO.sub.2 film in the ion implantation region, and
- (iii) forming a SiN film over the ion implantation region by suing silane compound gas containing chlorine, then
- (iv) carrying out high temperature annealing whereby the ion diffusion layer is formed from the ion implantation region.
- 2. A method for manufacturing a semiconductor device according to claim 1, wherein the ions are As ions.
- 3. A method for manufacturing a semiconductor device according to claim 1, wherein the high temperature annealing is carried out for 10 to 30 minutes at a temperature of 850.degree. to 950.degree. C. in a N.sub.2 or HCl gas atmosphere.
- 4. A method for manufacturing a semiconductor device according to claim 1, wherein the SiO.sub.2 film as the ion implantation mask is removed by reactive ion etching.
- 5. A method for manufacturing a semiconductor device according to claim 1, wherein the middle temperature annealing is carried out for 40 to 60 minutes at a temperature of 750 to 850.degree. C. in the N.sub.2 gas atmosphere.
- 6. A method for forming an impurity ion diffusion layer for a semiconductor device according to claim 1, wherein a side wall insulating film is formed on the side walls between the two adjacent gates.
- 7. A method for forming an impurity ion diffusion layer for a semiconductor device, the method comprising the steps of:
- (i) depositing a SiO.sub.2 film on the whole surface of a Si substrate having gate electrodes, and forming SiO.sub.2 side walls on the gate electrodes so as to make the SiO.sub.2 film remain in an impurity diffusion region on the Si substrate,
- (ii) implanting impurity ions in the impurity diffusion region,
- (iii) carrying out a middle temperature heat treatment and then removing the SiO.sub.2 film in the impurity diffusion region, and
- (iv) depositing a SiN film over the impurity diffusion region and then carrying out a high temperature that treatment whereby the impurity diffusion layer is formed form the impurity diffusion region.
- 8. A method for manufacturing a semiconductor device according to claim 7, wherein the SiO.sub.2 film remaining in the impurity diffusion region has a thickness of 100 to 400 .ANG..
- 9. A method for manufacturing a semiconductor device according to claim 7, wherein the middle temperature heat treatment is carried out for 60 minutes at a temperature of 800.degree. C.
- 10. A method for manufacturing a semiconductor device according to claim 7, wherein the high temperature heat treatment is carried out for 30 minutes at a temperature of 950.degree. C.
- 11. A method for manufacturing a semiconductor device according to claim 7, wherein the SiN film is formed at a gas flow of SiHCl.sub.2 :NH.sub.4 =1:4 to 6 or SiH.sub.4 :NH.sub.4 =1:4 to 6.
- 12. A method for forming an impurity ion diffusion layer for a semiconductor device according to claim 7, wherein a gate electrode is formed by RIE and HF wet etching.
- 13. A method for forming an impurity ion diffusion layer for a semiconductor device, the method comprising the steps of:
- (i) implanting ions in an ion implantation region of a semiconductor substrate between two adjacent gates through a SiO.sub.2 film, and then carrying out middle temperature annealing,
- (ii) removing the SiO.sub.2 in the ion implantation region,
- (iii) implanting chlorine ions in the ion implantation region in the substrate, then
- (iv) carrying out high temperature annealing whereby the ion diffusion layer is formed from the ion implantation region.
- 14. A method for forming an impurity ion diffusion layer for a semiconductor device, the method comprising the steps of:
- (i) implanting ions in an ion implantation region of a semiconductor substrate between two adjacent gates using an ion implantation mask, and then carrying out middle temperature annealing,
- (ii) removing the ion implantation mask
- (iii) introducing chlorine ions in the ion implantation region in the substrate, then
- (iv) conducting a heat treatment of the device at a high temperature whereby the ion diffusion layer is formed and causing at least partial fusion of at least some crystal defects occurring in the ion diffusion layer.
- 15. A method for forming an impurity ion diffusion layer for a semiconductor device according to claim 14, wherein chlorine ions are introduced by the heat treatment in a HCl gas atmosphere.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-178154 |
Jul 1990 |
JPX |
|
2-418151 |
Dec 1990 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 07/723,217, filed Jun. 28, 1991, now U.S. Pat. No. 5,217,912.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4605447 |
Brotherton et al. |
Aug 1986 |
|
4786609 |
Chen |
Nov 1988 |
|
5015593 |
Yawata et al. |
May 1991 |
|
5094963 |
Hiraguchi et al. |
Mar 1992 |
|
5183770 |
Ayukawa et al. |
Feb 1993 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
723217 |
Jun 1991 |
|