Method for manufacturing a thin film transistor

Information

  • Patent Grant
  • 5429961
  • Patent Number
    5,429,961
  • Date Filed
    Tuesday, September 28, 1993
    31 years ago
  • Date Issued
    Tuesday, July 4, 1995
    29 years ago
Abstract
A method for manufacturing a TFT of a SRAM in a highly-integrated semiconductor device, to enlarge the grain size of a polysilicon film, includes steps of depositing amorphous silicon film under a pressure capable of maintaining a uniform thickness thereof, and forming a polysilicon film which has a maximized grain size in the same tube that the amorphous silicon film has been deposited, while performing an annealing process by raising the temperature to 600.degree.-650.degree. C. for 4-10 hours under the pressure which is lowered to approximately 10.sup.-3 Torr. The polysilicon film having a maximized grain size is utilized as the channels of the TFT.
Description

BACKGROUND OF THE INVENTION
The present invention relates to a method for manufacturing a channel polysilicon film of a thin film transistor (hereinafter referred to as "TFT") for a static random access memory (SRAM) in a highly integrated semiconductor device, and more particularly to a method for enlarging the grain size of a channel polysilicon film of a TFT.
In order to meet requirements of high-speed operation and low power dissipation accompanied with contriving high packing density in SRAM devices, research & development on PMOS TFT-type load cells has been rapidly carried out. This is because the PMOS TFT-type load cell has advantages of maintaining low stand-by current and stabilizing data maintenance, which are most important characteristics in the SRAM devices.
In such a PMOS TFT-type load cell, however, the channel of the PMOS is formed in a polysilicon film rather than in a single-crystal silicon film. Therefore, the PMOS TFT-type load cell inherently has drawbacks of low carrier mobility caused by a grain boundary potential barrier, thermal emission of carriers trapped by the grain boundary and leakage current produced by field emission, as well as a complicated process in manufacturing.
Accordingly, in order to solve the problems of low carrier mobility and leakage current caused by the grain boundary of the channel polysilicon film in a TFT technology, a method for minimizing the length of the grain boundary of the channel polysilicon film, i.e., a method for maximizing the grain size, has been suggested.
For this purpose, in a conventional technique, a channel of the TFT is formed such that an amorphous silicon film is deposited at a low temperature via a low pressure (LP) or plasma-enhanced chemical vapor deposition (PECVD) method, and an annealing is performed for polycrystalization under an inert nitrogen gas (N.sub.2) ambient at a relatively low temperature range of 600.degree.-650.degree. C. for long hours, thereby maximizing the grain size.
However, according to the above-stated method, the deposited amorphous silicon film is inevitably exposed to the atmosphere when it is transported to another tube, and the annealing for polycrystalization is carried out in another tube. Moreover, since the grain size of the finally-formed channel polysilicon film is smaller than 0.3 .mu.m, I.sub.on /I.sub.off current ratio among the channel characteristics of the TFT is low.
SUMMARY OF THE INVENTION
Therefore, to solve the above-described problems of the present invention, an object of the present invention is to province a method for manufacturing a TFT capable of lowering a trap level per unit area of a channel polysilicon film by enlarging a grain size of the polysilicon film.
To achieve the above object of the present invention, an amorphous silicon film is deposited at a temperature of 510.degree.-550.degree. C. under a pressure capable of uniformly maintaining the film thickness to decrease the number of seeds which exert an influence upon a polysilicon growth during annealing. After depositing the amorphous silicon film, the annealing is performed for 4-10 hours while raising the temperature to 600.degree.-650.degree. C. and lowering the pressure to 10.sup.-3 torr within a tube which has also been utilized for deposition.





BRIEF DESCRIPTION OF THE DRAWINGS
The above objects and other advantages of the present invention will become more apparent by describing in detail a preferred embodiment thereof with reference to the attached drawings in which:
FIGS. 1 to 3 are sectional views for showing a process of manufacturing a channel polysilicon film of a TFT according to the present invention.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring to FIG. 1, an amorphous silicon film 2 is formed on an oxide layer 1, using a silane gas (SiH.sub.4) at a temperature of 510.degree.-550.degree. C. At this time, by accelerating the depositing speed under a pressure of approximately 1 torr which can maintain the uniform thickness of the amorphous silicon film 2, the possible formation of the seeds critically affecting the grain size is minimized.
Referring to FIG. 2, a minority of seeds 3 are formed in the amorphous silicon film 2, while the annealing is performed for 4-10 hours or so by raising the temperature to 600.degree.-650.degree. C. and lowering the pressure to roughly 10.sup.-3 Torr, under the state that the amorphous silicon film 2 is placed within the same tube without being changed.
Referring to FIG. 3, a polysilicon film 4 whose grain size becomes maximized by allowing the seeds 3 to be grown during the annealing process.
An experiment shows that the channel polysilicon film 4 of the TFT according to the present invention has an I.sub.on /I.sub.off current ratio improved by 1.5 times as compared with that of the conventional polysilicon film.
When the polysilicon film grown according to the present invention is employed as the channel polysilicon film of TFTs, the characteristic of the TFT is improved. In addition to this improvement, since the deposition and long-time low temperature annealing of the amorphous silicon film are carried out in a single tube, the present invention is effective in productivity. Furthermore, the annealing is performed under a vacuum state after depositing the amorphous silicon film, thereby maximizing the grain size of the polysilicon film.
While the present invention has been particularly shown and described with reference to particular embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be effected therein without departing from the spirit and scope of the invention as defined by the appended claims.
Claims
  • 1. A method for manufacturing a channel polysilicon film of a thin film transistor, said method comprising the steps of:
  • depositing an amorphous silicon film on a lower material layer at a temperature of 510.degree.-550.degree. C., using a silane gas (SiH.sub.4) under a pressure of about 1 torr which can maintain a uniform thickness thereof; and
  • forming a polysilicon film having a maximized grain size in a tube on which said amorphous silicon film has been deposited, while performing an annealing process at a temperature of 600.degree.-650.degree. C. for a time of 4-10 hours under a pressure lowered to approximately 10.sup.-3 torr.
Priority Claims (1)
Number Date Country Kind
92-17795 Sep 1992 KRX
US Referenced Citations (8)
Number Name Date Kind
4358326 Doo Nov 1982
4597160 Ipri Jul 1986
4814292 Sasaki et al. Mar 1989
4897360 Guckel et al. Jan 1990
5147826 Liu et al. Sep 1992
5180690 Czubatyj et al. Jan 1993
5242855 Oguro Sep 1993
5266504 Blouse et al. Nov 1993
Foreign Referenced Citations (2)
Number Date Country
2148831 Jun 1990 JPX
4321219 Nov 1992 JPX