Claims
- 1. A method of manufacturing a dynamic memory cell, comprising the steps of:
- forming a first semiconductor layer of a first conductivity type on a semiconductor substrate of the first conductivity type, the first semiconductor layer having an impurity concentration higher than that of said semiconductor substrate;
- forming on a major surface portion of the first semiconductor layer a mask for forning at least one capacitor formation hole;
- forming by use of the mask the hole in the major surface portion of the first semiconductor layer;
- forming a second semiconductor layer of a second conductivity on the inner surface of the hole using as a mask the mask used for hole formation;
- forming a capacitor formation insulating film on said second semiconductor layer and forming a cell insulating film on a separation area of said first semiconductor layer that insulates electrically the dynamic memory cell, the thickness of said cell insulating film being equal to or smaller than the thickness of said capacitor formation insulating film;
- forming a capacitor electrode on the capacitor formation insulating film; and
- forming a MOS transistor in the first semiconductor layer.
- 2. A method according to claim 1, in which said MOS transistor forming step comprises the steps of:
- doping an impurity of the second conductivity type in the first semiconductor layer with the capacitor electrode as a mask to form a third semiconductor layer of the first conductivity type in the first semiconductor layer, the impurity concentration of the third semiconductor layer being lower than that of the first semiconductor layer; and
- forming the MOS transistor in the third semiconductor layer.
- 3. A method according to claim 2, in which said transistor forming step comprises the steps of:
- forming a gate insulating film on the third semiconductor layer, the gate insulating film being equal to, or thicker than, the capacitor formation insulating film;
- forming a gate electrode on the gate insulating film;
- forming one electrode layer of the second conductivity type in the third semiconductor layer in a self-aligned fashion relative to said gate electrode and the other electrode layer of the second conductivity type in the third semiconductor layer in a self-aligned fashion relative to the gate electrode apart from said one electrode layer, said one electrode layer being in contact with the second semiconductor layer.
- 4. A method according to claim 3, in which the impurity concentration of said first conductivity layer is 0.8.times.10.sup.16 cm.sup.-3 to 1.2.times.10.sup.16 cm.sup.-3, the impurity concentration of the second semiconductor layer is 3.times.10.sup.15 cm.sup.-3 to 7.times.10.sup.15 cm.sup.-3 and the thickness of the capacitor formation insulating film is 7 nm to 13 nm.
- 5. A method of manufacturing a dynamic memory cell comprising the steps of:
- forming a first semiconductor layer of a first conductivity type on a semiconductor substrate of the first conductivity type, the impurity concentration of the first semiconductor layer being higher than that of the semiconductor substrate;
- forming on one major surface area of the first semiconductor layer a mask for forming at least one capacitor formation hole;
- forming by use of the mask the hole in the major surface of the first semiconductor layer;
- forming a second semiconductor layer of a second conductivity on the inner surface of the hole using as a mask the mask used for hole formation;
- forming an insulating film on the inner surface of the hole and on the separation area of the first semiconductor layer that electrically isolates the dynamic memory cell;
- forming a capacitor electrode layer on the insulating film;
- doping an impurity of a second conductivity type into the first semiconductor layer with the capacitor electrode layer as a mask and forming a third semiconductor layer of the first conductivity type in the surface area of the first semiconductor layer, the impurity concentration of the third semiconductor layer being lower than that of the first semiconductor layer;
- forming a gate electrode such that it overlies the third semiconductor layer; and
- forming source and drain regions in the surface area of the third semiconductor layer in a self-aligned fashion relative to the gate electrode with the gate electrode as a mask, one of the source and drain regions being in contact with the second semiconductor layer.
- 6. A method according to claim 5, in which the impurity concentration of the first semiconductor layer is 0.8.times.10.sup.16 cm.sup.-3 to 1.2.times.10.sup.16 cm.sup.-3, the impurity concentration of the third semiconductor layer is 3.times.10.sup.15 cm.sup.-3 to 7.times.10.sup.15 cm.sup.-3 and the thickness of the insulating film on the hole inner surface is 7 nm to 13 nm.
- 7. A method according to claim 5, in which the thickness of said insulating film on the spearation area is equal to or smaller than the thickness of the insulating film on the hole inner surface.
- 8. A method of manufacturing a dynamic memory cell, comprising the steps of:
- preparing a first semiconductor layer of a first conductivity type;
- forming at least two holes in the first semiconductor layer;
- forming at least two second semiconductor layers of a second conductivity type, each of which is formed on an inner surface of its corresponding hole;
- forming an insulating film on said second semiconductor layers and on the separation area of the first semiconductor layer that electrically isolates the second semiconductor layers from each other;
- forming a capacitor electrodes on the insulating film;
- doping an impurity of the second conductivity type in the first semiconductor layer to form a third semiconductor layer of the first conductivity type in the first semiconductor layer, the impurity concentration of the third semiconductor layer being lower than that of the first semiconductor layer; and
- forming a MOS transistor in the third semiconductor layer.
- 9. A method according to claim 8, in which said transistor forming step comprises the steps of:
- forming a gate insulating film on the third semiconductor layer, the gate insulating film being equal to, or thicker than, the insulating film on said second semiconductor layers;
- forming a gate electrode on the gate insulating film; and
- forming source and drain regions of the second conductivity type in the third semiconductor layer in a self-aligned fashion relative to said gate electrode, one of said source and drain regions being in contact with the second semiconductor layer.
- 10. A method according to claim 8, in which the thickness of said insulating film on the separation area is equal to or smaller than the thickness of the insulating film on said second semiconductor layers.
Priority Claims (2)
Number |
Date |
Country |
Kind |
59-114912 |
Jun 1984 |
JPX |
|
59-114913 |
Jun 1984 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 741,150, filed June 4, 1985, now U.S. Pat. No. 4,688,064.
US Referenced Citations (3)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0032030 |
Jul 1981 |
EPX |
0085988 |
Aug 1983 |
EPX |
158472 |
Dec 1981 |
JPX |
25985 |
Jun 1982 |
JPX |
12739 |
Mar 1983 |
JPX |
0175448 |
Sep 1985 |
JPX |
0084053 |
Apr 1986 |
JPX |
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, vol. 22, No. 11, Apr. 1980, pp. 4929-4930, Armonk, N.Y., U.S.; T. S. Chang, et al., "Dynamic Random-Access Memory Cell Employing V-Groove Connection to Buried N+ Layer and Optional Capacitor". |
Patent Abstracts of Japan, vol. 6, No. 42 (E-98) [920], Mar. 16, 1982; JP-A-56 158 472 (Mitsubishi Denki) 7/81. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
741150 |
Jun 1985 |
|