Claims
- 1. A method for manufacturing a semiconductor memory device with a plurality of memory cells arranged in a matrix form, each said plurality of memory cells including a transistor having source and drain regions, said method comprising the steps of:
- forming, on a semiconductor region of a first conductivity type, a plurality of field insulating films for separating said memory cells from each other;
- selectively forming an erase gate on said field insulating films;
- forming a first insulating film on said field insulating films and between said adjacent field insulating films, the portion of said first insulating film formed between said field insulating films serving as a gate insulation film;
- selectively forming a floating gate on said gate insulation film, a portion of said floating gate overlapping a part of said erase gate with said first insulating film being interposed between said floating gate and said erase gate;
- selectively forming a second insulating film on the portion of said first insulating film formed on said erase gate;
- forming a third insulating film on said floating gate and said second insulating film; and
- forming a control gate on said third insulating film, said control gate being formed over said erase gate with said first, second and third insulating films being interposed between said control gate and said erase gate, said control gate being insulated from said erase and floating gates and overlapping said portion of said floating gate which overlaps said part of said erase gate.
- 2. The method according to claim 1 wherein said second insulating film forming step includes the step of using said CVD method.
- 3. The method according to claim 2 wherein said film forming step includes the step of forming said first insulating film thinner than said field insulating film.
- 4. The method according to claim 3 wherein said erase and floating gate forming steps include the steps of using polycrystalline silicon to form said gates.
- 5. The method according to claim 3 wherein said erase and floating gate forming steps include the steps of using molybdenum to form said gates.
Priority Claims (2)
Number |
Date |
Country |
Kind |
55-180941 |
Dec 1980 |
JPX |
|
55-180952 |
Dec 1980 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 320,936, filed Nov. 13, 1981, now U.S. Pat. No. 4,531,203.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4099196 |
Simko |
Jul 1978 |
|
4203158 |
Frohman-Bentchkowsky et al. |
May 1980 |
|
Non-Patent Literature Citations (2)
Entry |
1980 IEEE International Solid-State Circuit Conference 152 (Feb. 1980), A 16 Kb Electrically Erasable Nonvolatile Memory. |
Kupec et al., Triple Level Poly-Silicon E.sup.2 PROM with Single Transistor per Bit, 1980, IEEE. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
320936 |
Nov 1981 |
|