Claims
- 1. A method for in situ electrical testing of a flip-chip semiconductor assembly during its manufacture, the method comprising:
providing one or more integrated circuit (IC) dice, each with a surface having interconnection bumps thereon; providing a substrate with conductive pads deposited on a surface thereof for flip-chip attachment to the interconnection bumps of the one or more IC dice; providing a plurality of probes for contacting the substrate; positioning the one or more IC dice on the surface of the substrate with the interconnection bumps of the one. or more IC dice in conductive contact with the conductive pads of the substrate to form the flip-chip semiconductor assembly; contacting the substrate with the plurality of probes; while the substrate is in contact with the plurality of probes and the one or more IC dice are positioned on the surface of the substrate, and before sealing of the one or more IC dice, electrically testing the flip-chip semiconductor assembly using the plurality of probes; repairing the flip-chip semiconductor assembly if it fails the electrical testing, the repairing comprising at least one of:
removing and replacing at least one of the one or more IC dice of the assembly; repairing the interconnection bumps of the at least one of the IC dice of the assembly; and repairing at least one of the conductive pads of the substrate; speed grading the flip-chip semiconductor assembly; and sealing the one or more IC dice of the flip-chip semiconductor assembly.
- 2. The method of claim 1, wherein providing one or more IC dice comprises providing one or more IC dice selected from a group comprising Dynamic Random Access Memory (DRAM) IC dice, Static RAM (SRAM) IC dice, Synchronous DRAM (SDRAM) IC dice, microprocessor IC dice, Application-Specific IC (ASIC) dice, and Digital Signal Processor (DSP) dice.
- 3. The method of claim 1, wherein providing a substrate with conductive pads deposited on a surface thereof comprises providing a substrate having conductive pads comprising a material selected: from a group comprising thermoplastic epoxy and quick-curable epoxy.
- 4. A method for electrically testing a flip-chip semiconductor assembly during its manufacture, the assembly being formed from a substrate and one or more integrated circuit (IC) dice, the method comprising:
connecting the substrate to a test apparatus at a die-attach station; bringing the one or more IC dice into a flip-chip-type conductive contact with the substrate while it is connected to the test apparatus at the die-attach station to form the flip-chip semiconductor assembly; and electrically testing the assembly at the die-attach station using the test apparatus.
- 5. The method of claim 4 wherein the act of bringing the IC dice into a flip-chip-type conductive contact with the substrate comprises pressing the one or more IC dice against a surface of the substrate so interconnection bumps on the one or more IC dice are in conductive contact with conductive pads on the surface of the substrate.
- 6. The method of claim 4 wherein the act of bringing the IC dice into the flip-chip-type conductive contact with the substrate comprises flip-chip-attaching the IC dice to the substrate.
- 7. The method of claim 4 wherein, the bringing the IC die into a flip-chip-type conductive contact with the substrate comprises:
aligning the bond pads on the one or more IC dice with the conductive epoxy dots on the electrical pads on the substrate; and contacting the aligned bond pads on the one or more IC dice with the conductive wet epoxy dots on the electrical pads on the substrate to form electrical connections therebetween.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. application Ser. No. 10/282,604, filed Oct. 29, 2002, pending, which is a continuation of Ser. No. 09/944,507, filed Aug. 30, 2001, now U.S. Pat. No. 6,472,901, issued Oct. 29, 2002, which is a divisional of application Ser. No. 09/819,472, filed-Mar. 28, 2001, now U.S. Pat. No. 6,545,498, issued Apr. 8, 2003, which is a divisional of application Ser. No. 09/166,369, filed Oct. 5, 1998, now U.S. Pat. No. 6,329,832, issued Dec. 11, 2001.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09819472 |
Mar 2001 |
US |
Child |
09944507 |
Aug 2001 |
US |
Parent |
09166369 |
Oct 1998 |
US |
Child |
09819472 |
Mar 2001 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10282604 |
Oct 2002 |
US |
Child |
10693286 |
Oct 2003 |
US |
Parent |
09944507 |
Aug 2001 |
US |
Child |
10282604 |
Oct 2002 |
US |