1. Field of the Invention
The present invention relates to a method for manufacturing a semiconductor device, and more specifically, to a method for manufacturing a semiconductor device wherein via holes are formed.
2. Background Art
In a device using a compound semiconductor, the heat dissipation properties of the device must be improved to operate transistors at high frequency. Furthermore, the circuit must be securely grounded.
In Japanese Unexamined Patent Publication No. 7-193214, a wiring structure, wherein via holes that penetrate through the substrate are formed to connect the top side of the substrate to the back side thereof, is described.
As a compound semiconductor substrate, an SiC substrate, which excels in heat dissipation properties, is frequently used. When via holes are formed in the SiC substrate, Ni, which has a high etching selection ratio to the SiC substrate, is used as an etching mask.
Here, when the via holes are formed, etching for the thickness of the substrate (about 100 μm) is performed so as to penetrate through the substrate. Therefore, an Ni film having a thickness of about 3 to 4 μm must be previously formed on the SiC substrate. When such a thick Ni film is formed, an electrolytic plating method or a non-electrolytic plating method is used to enhance throughput.
In the above-described plating methods, when a non-electrolytic plating method is used, a Pd film is formed on the SiC substrate, and Ni plating is performed using the Pd film as a catalyst. At this time, if the Pd film is formed directly on the SiC substrate, adhesiveness between the SiC substrate and the Pd film is weakened. Therefore, when an Ni film is formed by plating, the Pd film may peel off due to the stress of the Ni film. Then, a problem that favorable via holes cannot be formed arises.
The present invention has been developed to solve the above-described problems, and therefore it is an object of the present invention to provide a method for manufacturing semiconductor device to improve adhesiveness between an Ni film used as an etching mask when via holes are formed and the SiC substrate, and to form the via holes favorably, in a method for manufacturing semiconductor device wherein via holes are formed in an SiC substrate.
The above object is achieved by a method for manufacturing a semiconductor device comprising steps of forming a first metal pattern on a surface of an SiC substrate, forming a Pd film on the upper surface of said first metal pattern, forming an Ni film on the upper surface of said Pd film by a non-electrolytic plating method using said Pd film as a catalyst, etching said SiC substrate using said Ni film as a mask to form via holes penetrating through said SiC substrate, and forming metal films on the internal surfaces of said via holes.
According to the present invention, in a method for manufacturing semiconductor device wherein via holes are formed in an SiC substrate, adhesiveness between an Ni film used as an etching mask when the via holes are formed and the SiC substrate can be improved, and the via holes can be favorably formed.
Other features and advantages of the invention will be apparent from the following description taken in connection with the accompanying drawings.
Embodiments of the present invention will be described below referring to the drawings. In the drawings, the same or equivalent parts will be denoted by the same reference numerals, and the description thereof will be simplified or omitted.
A method for manufacturing a semiconductor device according to the first embodiment will be described. The semiconductor device is formed using an SiC substrate. The SiC substrate has a top side and a back side, and a GaN-based semiconductor element, such as a high-frequency transistor, is formed on the top side. First, in order to protect elements formed on the substrate, a resist film is applied to the top side of the SiC substrate (element forming side).
Next, wax for semiconductor industries is applied onto the resist film. This wax is composed of a terpene-based resin, vinyl acetate-based resin, and a toluene solvent as major components. Then, as
Next, as
Then, the back side of the SiC substrate 2 is subjected to Ar milling to remove foreign matters and the like adhered on the back side, and to produce moderate roughness (micro-asperity). Thereby, the adhesiveness between a metal film formed on the back side of the SiC substrate 2 in the subsequent step and the SiC substrate 2 can be improved.
Next, as
Next, as
The step for forming the first metal pattern described above can also be performed as follows: After step for forming roughness by Ar-milling the back side of the SiC substrate 2 (cf.
Next, as
The Pd film 6 can be formed using a sputtering method. In this case also, adhesiveness to the SiC substrate 2 can be more enhanced than the case when the Pd film is directly formed on the SiC substrate 2.
Next, as
Next, as
After the etching, the upper surface of the Ni film 7 has been fluorinated by etching plasma. Therefore, the entire SiC substrate 2 is immersed in an Ni etching solution (H2SO4:HNO3:H2O=1:1:3) to remove the fluorinated portion (10 nm or less). Thereby, in the subsequent step, a metal film can be favorably formed on the surfaces of the Ni film 7.
Next, as
In the formation of the stacked film, the Ti film 9, the Au film 10, and the Au film 11 are formed without removing Ni film 7. Thereby, the step for removing the Ni film 7 can be omitted, and the number of steps can be reduced.
After the SiC substrate 2 is separated into semiconductor chips from the state of a wafer, when the chips are bonded on a lead frame, the Ni film 7 can be used as alloy forming layers with Au/Sn solder. As described above, the Ti film 9 is formed so as to cover the upper surface and sides of the Ni film 7. Therefore, the Ti film 9 can suppress the excessive incorporation of the Au/Sn solder into the Ni film 7, and can prevent the formation of a void in the Au/Sn solder.
According to the method for manufacturing a semiconductor device of the first embodiment, as described above, the adhesiveness between the SiC substrate and the Ni film used as an etching mask when via holes are formed in the SiC substrate can be improved. Therefore, via holes can be favorably formed in the SiC substrate 2.
A method for manufacturing a semiconductor device according to the second embodiment will be described. The second embodiment will be described focusing on aspects different from the first embodiment. First, in the same manner as in the first embodiment, using an SiC substrate, the step for adhering the top side of the SiC substrate 2 on the support substrate (cf.
Next, as
Here, since the Ni film 7 is formed using the Au film 4a as the electrode, it is well adhered to the Au film 4a. Therefore, the adhesiveness between the SiC substrate 2 and the Ni film 7 can be improved. Consequently, when the Ni film is grown, the peeling of the Ni film due to film stress can be prevented.
Next, as
Thereafter, although not shown in the drawings, a stacked film formed by stacking a Ti film and an Au film in the order from the bottom is formed on the internal surfaces of the via holes are formed in the same manner as in the first embodiment. Other configurations are the same as in the first embodiment.
In the second embodiment, as described above, the Ni film 7 is formed on the upper surface of the Au film 4a using an electrolytic plating method without forming a Pd film on the upper surface of the Au film 4a. Thereby, in addition to the effects obtained in the first embodiment, the number of steps can be reduced.
Obviously many modifications and variations of the present invention are possible in the light of the above teachings. It is therefore to be understood that within the scope of the appended claims the invention may by practiced otherwise than as specifically described.
The entire disclosure of a Japanese Patent Application No. 2005-347487, filed on Dec. 1, 2005 including specification, claims, drawings and summary, on which the Convention priority of the present application is based, are incorporated herein by reference in its entirety.
Number | Date | Country | Kind |
---|---|---|---|
2005-347487 | Dec 2005 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5571374 | Thero et al. | Nov 1996 | A |
6239033 | Kawai | May 2001 | B1 |
6362495 | Schoen et al. | Mar 2002 | B1 |
20050199882 | Sankin et al. | Sep 2005 | A1 |
Number | Date | Country |
---|---|---|
2 285 174 | Jun 1995 | GB |
03-163835 | Jul 1991 | JP |
05-175247 | Jul 1993 | JP |
07-193214 | Jul 1995 | JP |
11-045892 | Feb 1999 | JP |
2002-217197 | Aug 2002 | JP |
Number | Date | Country | |
---|---|---|---|
20070128852 A1 | Jun 2007 | US |