Claims
- 1. A method of testing an integrated circuit to determine the effect of negative bias temperature instability (NBTI), comprising the steps of:applying a DC stress voltage at the voltage supply input of the circuit, the DC stress voltage being appropriate for inducing NBTI within the circuit; holding all other circuit inputs and outputs at either ground or the DC stress voltage; maintaining the DC stress voltage for a DC stress period; and after the DC stress period, taking measurements of at least one electrical parameter of the circuit.
- 2. The method of claim 1, further comprising the step of applying heat to the circuit during the DC stress period.
- 3. The method of claim 1, further comprising the step of removing the DC stress voltage after the maintaining and measuring steps, and applying a clocked stress voltage to the circuit during a clocked stress period.
- 4. The method of claim 3, further comprising the step of isolating the effects of NBTI from the effects of channel hot carrier (CHC) degradation.
- 5. The method of claim 1, wherein the electrical parameter is minimum operating voltage.
- 6. The method of claim 5, further comprising the step of comparing measured minimum operating voltages for the circuit after the DC stress period to a specified minimum operating voltage.
- 7. The method of claim 1, wherein the electrical parameter is maximum output frequency.
- 8. The method of claim 1, wherein the DC stress voltage is constant during the DC stress period.
- 9. The method of claim 1, further comprising the steps of holding and taking measurements for a number of stress cycles.
- 10. A method of testing an integrated circuit to determine the effect of negative bias temperature instability (NBTI) on minimum operating voltage, comprising the steps of:applying a DC stress voltage at the voltage supply input of the circuit, the DC stress voltage being appropriate for inducing NBTI within the circuit; holding all other circuit inputs and outputs at either ground or the DC stress voltage; maintaining the DC stress voltage for a DC stress period; after the DC stress period, taking measurements of the minimum operation voltage; and determining whether the minimum operating voltage exceeds a predetermined circuit specification for minimum operating voltage.
- 11. The method of claim 10, further comprising the step of applying heat to the circuit during the DC stress period.
- 12. The method of claim 10, further comprising the step of removing the DC stress voltage after the maintaining and measuring steps, and applying a clocked stress voltage to the circuit during a clocked stress period.
- 13. The method of claim 12, further comprising the step of isolating the effects of NBTI from the effects of channel hot carrier (CHC) degradation.
- 14. The method of claim 10, wherein the DC stress voltage is constant during the DC stress period.
- 15. The method of claim 10, further comprising the steps of holding and taking measurements for a number of stress cycles.
Parent Case Info
This application claims priority under 35 USC § 119(e)(1) of provisional application Ser. No. 60/316,523, filed Aug. 31, 2001.
US Referenced Citations (6)
| Number |
Name |
Date |
Kind |
|
5596218 |
Soleimani et al. |
Jan 1997 |
A |
|
5625288 |
Snyder et al. |
Apr 1997 |
A |
|
6144214 |
Athan |
Nov 2000 |
A |
|
6456104 |
Guarin et al. |
Sep 2002 |
B1 |
|
6476632 |
La Rosa et al. |
Nov 2002 |
B1 |
|
6521469 |
La Rosa et al. |
Feb 2003 |
B1 |
Non-Patent Literature Citations (1)
| Entry |
| Vincent, E., “A Procedure for Measuring P-Channel MOSFET Negative BIAS Temperature Instabilities,” STMicroelectronics, Oct. 2000, 13 pages. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/316523 |
Aug 2001 |
US |