This application claims priority to Korean Patent Application No. 10-2017-0128166 filed on Sep. 29, 2017, and all the benefits accruing therefrom under 35 U.S.C. § 119, the entire contents of which are incorporated herein by reference.
The present disclosure relates to a manufacturing method of a polysilicon layer and a thin film transistor including the same.
Generally, as examples of display devices, there are an organic light emitting diode (“OLED”) display, a liquid crystal display (“LCD”) and a plasma display panel (“PDP”).
Among them, the organic light emitting device includes a thin film transistor having an active layer and a gate electrode, and the active layer includes a polysilicon layer.
An exemplary embodiment provides a manufacturing method of a polysilicon layer having a minimized surface roughness and a thin film transistor including the same.
A manufacturing method of a polysilicon layer of a thin film transistor of a display device, includes: irradiating a first excimer laser beam having a first energy density to an amorphous silicon layer including an oxidation layer thereon, to form a first polysilicon layer including thereon portions of the oxidation layer at grain boundaries of the first polysilicon layer; removing the portions of the oxidation layer at the grain boundaries of the first polysilicon layer; and irradiating a second excimer laser beam having a second energy density of 80% to 100% of the first energy density to the first polysilicon layer from which the portions of the oxidation layer at the grain boundaries thereof are removed, to form a second polysilicon layer as the polysilicon layer of the thin film transistor.
The first energy density may be about 405 millijoules per square centimeter (mJ/cm2) to about 425 mJ/cm2.
In the forming of the first polysilicon layer, the first excimer laser beam may be irradiated to the amorphous silicon layer to be overlapped by 80% to 95% in a direction in which the first excimer laser beam moves along the amorphous silicon layer.
A scan pitch of the first excimer laser beam in the direction in which the first excimer laser beam moves along the amorphous silicon layer may be about 20 micrometers (μm) to about 40 μm.
A width of the first excimer laser beam in a direction in which the first excimer laser beam moves along the amorphous silicon layer may be about 450 μm to about 510 μm.
In the forming of the second polysilicon layer, the second excimer laser beam may be irradiated to the first polysilicon layer to be overlapped by 78% to 96% in a direction in which the second excimer laser beam moves along the first polysilicon layer.
The scan pitch of the second excimer laser beam in the direction in which the second excimer laser beam moves along the first polysilicon layer may be about 5 μm to about 120 μm.
The width of the second excimer laser beam in a direction in which the second excimer laser beam moves along the first polysilicon layer may be about 450 μm to about 510 μm.
In the removing of the portions of the oxidation layer, a hydrogen fluoride (HF) solution of about a 0.5% concentration may be coated on the first polysilicon layer including thereon the portions of the oxidation layer at the grain boundaries of the first polysilicon layer, for about 30 seconds to about 180 seconds to remove the portions of the oxidation layer from the first polysilicon layer.
A thin film transistor includes a second polysilicon layer formed by the above-described manufacturing method of the polysilicon layer; and a gate electrode on the second polysilicon layer. A root mean square (“RMS”) of surface roughness of the second polysilicon layer is about 2 nanometers (nm) to about 7 nm.
A thin film transistor includes a second polysilicon layer formed by the above-described manufacturing method of the polysilicon layer, and a gate electrode on the second polysilicon layer. A value of a maximum surface roughness RPV (Peak to Valley) of the second polysilicon layer is about 10 nm to about 30 nm.
According to one or more exemplary embodiment, the manufacturing method of the polysilicon layer is provided to minimize the surface roughness of the formed polysilicon layer, and the thin film transistor includes the polysilicon layer having the minimized surface roughness.
The above and other advantages and features of this disclosure will become more apparent by describing in further detail exemplary embodiments thereof with reference to the accompanying drawings, in which:
Hereinafter, the invention will be described more fully with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. As those skilled in the art would realize, the described embodiments may be modified in various different ways, all without departing from the spirit or scope of the invention.
In order to clearly explain the invention, a portion that is not directly related to the invention was omitted, and the same reference numerals are attached to the same or similar constituent elements through the entire specification.
In addition, the size and thickness of each configuration shown in the drawings are arbitrarily shown for better understanding and ease of description, but the invention is not limited thereto. In the drawings, the thickness of layers, films, panels, regions, etc., are exaggerated for clarity. In the drawings, for better understanding and ease of description, the thicknesses of some layers and areas are exaggerated.
It will be understood that when an element such as a layer, film, region, or substrate is referred to as being related to another element such as being “on” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being related to another element such as being “directly on” another element, there are no intervening elements present.
Further, in the specification, the word “on” or “above” means positioned on or below the object portion, and does not necessarily mean positioned on the upper side of the object portion based on a gravitational direction.
It will be understood that, although the terms “first,” “second,” “third” etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, “a first element,” “component,” “region,” “layer” or “section” discussed below could be termed a second element, component, region, layer or section without departing from the teachings herein.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms, including “at least one,” unless the content clearly indicates otherwise. “At least one” is not to be construed as limiting “a” or “an.” “Or” means “and/or.” As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. In addition, unless explicitly described to the contrary, the word “comprise” and variations such as “comprises” or “comprising” will be understood to imply the inclusion of stated elements but not the exclusion of any other elements.
Furthermore, relative terms, such as “lower” or “bottom” and “upper” or “top,” may be used herein to describe one element's relationship to another element as illustrated in the Figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures. For example, if the device in one of the figures is turned over, elements described as being on the “lower” side of other elements would then be oriented on “upper” sides of the other elements. The exemplary term “lower,” can therefore, encompasses both an orientation of “lower” and “upper,” depending on the particular orientation of the figure. Similarly, if the device in one of the figures is turned over, elements described as “below” or “beneath” other elements would then be oriented “above” the other elements. The exemplary terms “below” or “beneath” can, therefore, encompass both an orientation of above and below.
“About” or “approximately” as used herein is inclusive of the stated value and means within an acceptable range of deviation for the particular value as determined by one of ordinary skill in the art, considering the measurement in question and the error associated with measurement of the particular quantity (i.e., the limitations of the measurement system). For example, “about” can mean within one or more standard deviations, or within ±30%, 20%, 10% or 5% of the stated value.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and the present disclosure, and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Exemplary embodiments are described herein with reference to cross section illustrations that are schematic illustrations of idealized embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments described herein should not be construed as limited to the particular shapes of regions as illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, a region illustrated or described as flat may, typically, have rough and/or nonlinear features. Moreover, sharp angles that are illustrated may be rounded. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region and are not intended to limit the scope of the present claims.
A polysilicon layer within an active layer of a switching element such as a thin film transistor, is formed by crystallizing an amorphous silicon material layer such as by using an excimer laser beam. As this formed polysilicon layer includes a plurality of protrusions positioned corresponding to a grain boundary, surface roughness of the polysilicon layer undesirably increases.
A manufacturing method of a polysilicon layer according to an exemplary embodiment will be described with reference to
Referring to
In detail, referring to
Referring to
Referring to
The layers 100 and 110, as well as the substrate and buffer layer described above, may be disposed in a plane defined by first and second directions which cross each other (e.g., the direction X and a direction extended into the view of
Referring to
A height of a protrusion corresponding to the grain boundary of the first polysilicon layer 200 may be increased by adding a height of the oxidation layer 110 at the protrusion. That is, the height of a protrusion corresponding to the grain boundary of the first polysilicon layer 200 may include both a height of the first polysilicon layer 200 and a height of a structure of the oxidation layer 110 thereon. Here, the heights may be a distance from a common surface such as the surface of the substrate on which the oxidation layer 110 and the amorphous silicon layer 100 are initially disposed and on which the first polysilicon layer 200 is subsequently disposed having the oxidation layer 110 portions thereon. In an exemplary embodiment, the distance may be taken from the surface of the substrate positioned under the first polysilicon layer 200 (e.g., at a side thereof opposite to that at which the oxidation layer 110 is disposed) to a peak of the protrusions of the first polysilicon layer 200 (e.g., at a maximum thickness portion thereof). Also, the height may be taken as a maximum thickness of a portion of the first polysilicon layer 200.
Referring to
In detail, to remove the structures of the oxidation layer 110 respectively positioned corresponding to the protrusions of the first polysilicon layer 200, a hydrogen fluoride (HF) solution of about a 0.5% concentration is coated on the first polysilicon layer 200 having the structures of the oxidation layer 110 thereon, for about 30 seconds to about 180 seconds to remove the structures of the oxidation layer 110 (indicated by the dotted outline of the structures in
As the structures of the oxidation layer 110 positioned on the first polysilicon layer 200 are removed, the height of the protrusions corresponding to the grain boundary of the first polysilicon layer 200 is decreased. That is, the removing of the structures of the oxidation layer 110 may also reduce a maximum thickness of portions of the first poly silicon layer 200, such as the maximum thickness or peak at the grain boundaries thereof.
Referring to
In detail, referring to
Referring to
The second excimer laser beam LB2 may be irradiated to the first polysilicon layer 200 having the reduced thickness to be overlapped by about 78% to about 96% in one direction X. The second scan pitch SP2 in the one direction of the second excimer laser beam LB2 may be about 5 μm to about 120 μm.
Referring to
As above-described, as one or more exemplary embodiment of the manufacturing method of the polysilicon layer according to the invention forms the first polysilicon layer 200 having first protrusions from the amorphous silicon layer 100 by using the first excimer laser beam LB1 having the first energy density, the height of the first protrusions corresponding to the grain boundary of the first polysilicon layer 200 is increased by adding the height of the oxidation layer 110. However, the thickness-increasing structures of the oxidation layer 110 positioned on the first polysilicon layer 200 is removed such that the height of the first protrusions formed corresponding to the grain boundary of the first polysilicon layer 200 decreases, and the second polysilicon layer 300 is formed from the first polysilicon layer 200 having the reduced-height protrusions by using the second excimer laser beam LB2 having the second energy density of about 80% to about 100% of the first energy density such that the height of second (final) protrusions corresponding to the grain boundary of the second polysilicon layer 300 further decreases. That is, decreasing the height of the first protrusions to that of the second protrusions reduces a surface roughness of the second polysilicon layer as a final-formed structure of the polysilicon layer.
That is, the manufacturing method of the polysilicon layer of which the surface roughness is minimized is provided.
Experimental results demonstrating an effect of the manufacturing method of the polysilicon layer according to the above-described exemplary embodiment will be described with reference to
Referring to
Referring to
Referring to
In the graphs shown in
A grain center in
As described above, the surface roughness is decreased in the polysilicon layer formed by using one or more embodiment of the manufacturing method of the polysilicon layer according to the invention.
Experimental demonstrating numerical limitations and a threshold range for structures formed in the manufacturing method of the polysilicon layer according to the invention will be described with reference to
Referring to
In
In
In
Referring to
For the second polysilicon layer formed from the first polysilicon layer by using the second excimer laser beam having the second energy density of 310 mJ/cm2 that is less than 80% of the first energy density of 425 mJ/cm2 of the first excimer laser beam according to ‘PLA310,’ it is confirmed that the root mean square (“RMS”) of the surface roughness is 9.39 nm, and the value of the maximum surface roughness RPV is 43.3 nm.
For the second polysilicon layer formed from the first polysilicon layer by using the second excimer laser beam having the second energy density of 340 mJ/cm2 that is within the range of 80% to 100% of the first energy density of 425 mJ/cm2 of the first excimer laser beam according to ‘PLA340,’ it is confirmed that the root mean square (“RMS”) of the surface roughness is 5.56 nm and the value of the maximum surface roughness RPV is 28.5 nm.
For the second polysilicon layer formed from the first polysilicon layer by using the second excimer laser beam having the second energy density of 425 mJ/cm2 that is within the range of 80% to 100% of the first energy density of 425 mJ/cm2 of the first excimer laser beam according to ‘PLA425,’ it is confirmed that the root mean square (“RMS”) of the surface roughness is 2.75 nm and the value of the maximum surface roughness RPV is 16.1 nm.
As above-described, the surface roughness of the second polysilicon layer according to ‘PLA310’ using the second excimer laser beam having the second energy density of less than 80% of the first energy density of the first excimer laser beam is slightly decreased compared to the surface roughness of the polysilicon layer according to ‘Ref.’
However, the surface roughness of the second polysilicon layer according to ‘PLA340’ and ‘PLA425’ using the second excimer laser beam having the second energy density within the range of 80% to 100% of the first energy density of the first excimer laser beam is decreased more compared to the surface roughness of the polysilicon layer according to ‘Ref’ than the decrease in ‘PLA310.’
That is, in one or more exemplary embodiment of the manufacturing method of the polysilicon layer according to the invention, it is confirmed that to achieve a reduction in surfaces roughness for the formed second polysilicon layer, the range of 80% to 100% is a threshold range as a numerical limitation of the second excimer laser beam having the second energy density that is 80% to 100% of the first energy density of the first excimer laser beam.
A display device including a switching element as a thin film transistor according to the invention will be described with reference to
The display device may display an image with light. The display device according to one or more embodiment of the invention may include an organic light emitting diode (“OLED”) display, a liquid crystal display (“LCD”) and a plasma display panel (“PDP”). The display device may include a display area at which the image is displayed and a non-display image at which the image is not displayed. A display unit, such as a pixel, may be disposed in the display area to generate and/or emit light used for displaying the image. The display unit may include a switching element which controls operation thereof to generate and/or emit the light. The switching element may include a thin film transistor including terminals (e.g., electrodes) such as a gate electrode, and an active layer disposed relative to the gate electrode. The active layer may include a polysilicon layer. The polysilicon layer may be formed by one or more embodiment of the manufacturing method described above, according to the invention.
An exemplary embodiment of a thin film transistor according to the invention may be manufactured by using the manufacturing method of the polysilicon layer according to the above-described exemplary embodiments.
Referring to
The thin film transistor (“TFT”) includes a polysilicon layer 300 and a gate electrode 600 which is positioned on the second polysilicon layer 300. The thin film transistor (“TFT”) may have various disclosed structures, without being limited to that of
The second polysilicon layer 300 includes a channel region 301, a source region 302 and a drain region 303.
The second polysilicon layer 300 is formed of the second polysilicon layer manufactured by irradiating the second excimer laser beam having the second energy density of 80% to 100% of the first energy density applied to the first polysilicon layer, after forming the first polysilicon layer by irradiating the first excimer laser beam having the first energy density to the amorphous silicon layer and removing the oxidation layer on the formed first polysilicon layer.
In an exemplary embodiment, the root mean square (“RMS”) of the surface roughness of the second polysilicon layer 300 is about 2 nm to about 7 nm. In another exemplary embodiment, the root mean square (“RMS”) of the surface roughness of the second polysilicon layer 300 is about 2.75 nm to about 5.56 nm.
In an exemplary embodiment, the value of the maximum surface roughness RPV of the second polysilicon layer 300 is about 10 nm to about 30 nm. In another exemplary embodiment, the value of the maximum surface roughness RPV of the second polysilicon layer 300 is about 16.1 nm to about 28.5 nm.
The organic light emitting element (“OLED”) generates and emits light of a luminance corresponding to the electrical current transmitted from the thin film transistor (“TFT”). The organic light emitting element (“OLED”) includes a first electrode 700, an organic emission layer 800 and a second electrode 900. The organic light emitting element (“OLED”) may have various disclosed structures.
While this disclosure has been described in connection with what is presently considered to be practical exemplary embodiments, it is to be understood that the invention is not limited to the disclosed embodiments, but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2017-0128166 | Sep 2017 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
6677222 | Mishima | Jan 2004 | B1 |
20040097103 | Imai | May 2004 | A1 |
20040106244 | Kim | Jun 2004 | A1 |
20060043072 | Chen | Mar 2006 | A1 |
20160343569 | Mazzamuto | Nov 2016 | A1 |
Number | Date | Country |
---|---|---|
4770027 | Jul 2011 | JP |
101254744 | Apr 2013 | KR |
Entry |
---|
Chung et al., “Hysteresis characteristics in low temperature poly-Si thin film transistors”, Journal of Information Display, vol. 6, No. 4, 2005. pp. 6-10. |
Ljungberg et al., “The Effects of HF Cleaning Prior to Silicon Wafer Bonding”, J. Electrochem. Soc., vol. 142, No. 4, Apr. 1995, pp. 1297-1303. |
Number | Date | Country | |
---|---|---|---|
20190103495 A1 | Apr 2019 | US |