Claims
- 1-10 (cancelled)
- 11. A method for determining a first load capacitance to be driven by a driver, said method comprising:
providing a set of cost values as a function of load capacitance based on a cost function for said driver, said cost function being directly proportional to a delay of said driver and inversely proportional to the logarithm of a stage gain of said driver; and selecting said load capacitance associated with the smallest cost as said first load capacitance.
- 12. The method of claim 11, wherein said plurality of drivers comprises buffers and inverters.
- 13. The method of claim 11, wherein said plurality of drivers comprises NAND gates and NOR gates.
- 14. The method of claim 11, wherein said providing a set of cost values as a function of load capacitance comprises computing said set of cost values over a range of load capacitance values using said cost function, and storing said set of cost values in a precomputed table, said precomputed table being associated with said driver in a cell library.
- 15. The method of claim 11, wherein said providing a set of cost values as a function of load capacitance comprises providing a set of cost values as a function of stage gain, said stage gain being an output capacitance driven by said driver divided by an input capacitance of said driver.
- 16. The method of claim 15, wherein said providing a set of cost values as a function of stage gain comprises computing said set of cost values over a range of stage gain values using said cost function, and storing said set of cost values in a precomputed table, said precomputed table being associated with said driver in a cell library.
- 17. The method of claim 11, wherein said cost function is given as
CROSS-REFERENCE TO RELATED APPLICATION
[0001] The present application is related to the following concurrently filed and commonly assigned U.S. patent applications: Ser. No. xx/xxx,xxx (Attorney Docket No. M-11984 US), entitled “Method for Balanced-Delay Clock Tree Insertion,” by A. Srinivasan and D. Allen, Ser. No. xx/xxx,xxx (Attorney Docket No. M 12482 US), entitled “Method for Determining A Zero-Skew Buffer Insertion Point,” by A. Srinivasan, and Ser. No. xx/xxx,xxx (Attorney Docket No. M-12483 US), entitled “Method for Match Delay Buffer Insertion,” by A. Srinivasan and D. Allen
Divisions (1)
|
Number |
Date |
Country |
| Parent |
10022747 |
Dec 2001 |
US |
| Child |
10838811 |
May 2004 |
US |