Claims
- 1. A method for packaging a flip-chip semiconductor assembly, comprising:
providing at least one integrated circuit (IC) die having bond pads on a surface thereof; providing a substrate having electrical pads for mounting said at least one IC die thereto; placing dry conductive epoxy dots on said electrical pads on said substrate; attaching said at least one IC die to said substrate with said bond pads of said at least one IC die in contact with said dry conductive epoxy dots on said electrical pads on said substrate to form said flip-chip semiconductor assembly; testing said flip-chip semiconductor assembly; if said flip-chip semiconductor assembly fails said testing, then reworking said flip-chip semiconductor assembly and retesting said flip-chip semiconductor assembly or scrapping said flip-chip semiconductor assembly if said flip-chip semiconductor assembly has already been reworked a preset number of times; and if said flip-chip semiconductor assembly passes said testing, then encapsulating said at least one IC die on said substrate.
- 2. The method of claim 1, wherein said providing said substrate comprises providing a printed circuit board (PCB).
- 3. The method of claim 1, wherein said placing said dry conductive epoxy dots comprises placing thermoplastic epoxy and further comprising heating said thermoplastic epoxy followed by cooling said flip-chip semiconductor assembly.
- 4. The method of claim 1, wherein said attaching said at least one IC die to said substrate comprises:
aligning said bond pads on said at least one IC die with said dry conductive epoxy dots on said electrical pads on said substrate; contacting said aligned bond pads on said at least one IC die with said dry conductive epoxy dots on said substrate; and heating said flip-chip semiconductor assembly to form electrical connections between said bond pads on said at least one IC die and said electrical pads on said substrate.
- 5. The method of claim 1, further comprising speed grading said at least one IC die.
- 6. The method of claim 5, wherein said speed grading is performed after testing said flip-chip semiconductor assembly.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 10/338,522, filed Jan. 8, 2003, pending, which is a divisional of application Ser. No. 09/819,472, filed Mar. 28, 2001, now U.S. Pat. No. 6,545,498 B2, issued Apr. 8, 2003, which is a divisional of application Ser. No. 09/166,369, filed Oct. 5, 1998, now U.S. Pat. No. 6,329,832, issued Dec. 11, 2001.
Divisions (3)
|
Number |
Date |
Country |
Parent |
10338522 |
Jan 2003 |
US |
Child |
10714188 |
Nov 2003 |
US |
Parent |
09819472 |
Mar 2001 |
US |
Child |
10338522 |
Jan 2003 |
US |
Parent |
09166369 |
Oct 1998 |
US |
Child |
09819472 |
Mar 2001 |
US |