Madisetti et al., DCT/IDCT Processor Design for HDTV Applications, IEEE 1995, pp. 63-66. |
Lee et al., Architecture Design of MPEG-2 Decoder System, IEEE 1995, pp. 258-259. |
Zhou, Minli, Vector-radix IDCT Implementation for MPEG decoding, IEEE 1995, pp. 75-78. |
Bhaskaran et al., Algorithmic and Architectural Enhancements for Real-Time MPEG-1 Decoding on a General Purpose RISC Workstation, IEEE Transactions on Circuits and Systems for Video Technology, Oct. 1995, pp. 380-386. |
Neogi et al., Embedded Parallel Divide-and-Conquer Video Decompression Algorithm and Architecture for HDTV Applications, IEEE Transactions on Consumer Electronics, vol. 41, No. 1, Feb. 1995, pp. 160-171. |
Araki et al., Video DSP Architecture for MPEG2 CODEC, IEEE 1994, pp. II-417 to II-420. |
Ramaswamy et al., Efficient Implementation of the Two Dimensional Discrete Cosine Transform for Image Coding applications on the DSP96002 Processor, IEEE 1993, pp. 96-99. |
Fandrianto et al., A Programmable Solution for Standard Video Compression, IEEE 1992, pp. 47-50. |