Claims
- 1. A method for manufacturing a complementary semiconductor device comprising:
- forming P- and N-type semiconductor regions in a semiconductor substrate of one conductivity type having a low impurity concentration;
- forming impurity layers by doping the same conductivity type impurity into predetermined portions of said P- and N-type semiconductor regions;
- forming gate regions to partially cover each of the impurity layers, said gate regions including polycrystalline silicon layers of the same conductivity type; and
- simultaneously forming source and drain regions in the respective P- and N-type semiconductor regions to form N- and P-channel type field effect transistors
- wherein said impurity layer is formed by doping that amount of impurity which is enough to control the threshold voltages of the N- and P-channel type transistors to a desired level.
Priority Claims (1)
Number |
Date |
Country |
Kind |
52-79045 |
Jul 1977 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 922,192 filed July 5, 1978 now U.S. Pat. No. 4,209,797.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
52-14958 |
Apr 1977 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Lin et al., "Shielded Silicon Gate Complementary Mos . . . Circuit", IEEE Trans. Electron Dev., vol. ED-19, No. 11, Nov. 1972, pp. 1199-1207. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
922192 |
Jul 1978 |
|