The present disclosure relates to the technical field of semiconductor devices, in particular to a method for preparing a hole in a semiconductor device, a method for preparing a semiconductor device, and a semiconductor device.
With the development of the semiconductor industry and the demand for improved portability, computing capability, storage capacity, energy efficiency and other factors in modern electronic equipment, the size of the semiconductor device continues to reduce.
The size reduction of the semiconductor device can be achieved by reducing the size of structures formed in the semiconductor device, for example, the size of a capacitance hole in a capacitor structure of a memory. However, if the size of a hole is relatively small, that is, if a depth-to-width ratio of the hole is relatively large, since the phenomenon of not being able to be etched through may occur due to the limitation of the process conditions, the subsequent process steps will be affected. However, if the size of the hole is increased, the demand for a semiconductor device having a small size cannot be met.
In the embodiments of the present disclosure, there is provided a method for preparing a hole in a semiconductor device, a method for preparing a semiconductor device, and a semiconductor device, so as to solve the problems in the related art that if the size of a capacitance hole is relatively small, the phenomenon of not being able to be etched through will occur, while if the size of the hole is increased, the demand for a semiconductor device having a small size cannot be met.
In a first aspect, an embodiment of the present disclosure provides a method for preparing a hole in a semiconductor device, which includes the following operations.
A base to be etched is provided and a mask layer is formed on the base to be etched.
A first pattern layer arranged in an array is formed on the mask layer.
The mask layer is etched by using the first pattern layer as a mask to form a first hole and a second pattern layer.
A protective layer is deposited on a side of the second pattern layer away from the base to be etched, the protective layer simultaneously covering a side wall and a bottom portion of the first hole.
The protective layer which covers the bottom portion of the first hole is etched.
The base to be etched is etched by using the second pattern layer and the protective layer which covers the side wall of the first hole as a mask to form a second hole.
Herein, a critical dimension of the second hole is less than a critical dimension of the first hole.
Optionally, the second hole includes any one of a capacitance hole, a wire connection hole or a through hole.
Optionally, the second hole includes a capacitance hole. The base to be etched includes a capacitance hole base. The capacitance hole base includes a semiconductor substrate and a supporting layer formed on the semiconductor substrate. The operation that the base to be etched is provided and the mask layer is formed on the base to be etched includes the following operation.
A semiconductor substrate is provided, and a supporting layer and a mask layer are sequentially formed on the semiconductor substrate.
The operation that the base to be etched is etched by using the second pattern layer and the protective layer which covers the side wall of the first hole as the mask to form the second hole includes the following operation.
The supporting layer is etched to the semiconductor substrate by using the second pattern layer and the protective layer which covers the side wall of the first hole as a mask to form the capacitance hole.
Optionally, a material of the protective layer includes polycrystalline silicon.
Optionally, the operation that the protective layer is deposited on the side of the second pattern layer away from the base to be etched includes the following operation.
The protective layer is deposited on the side of the second pattern layer away from the base to be etched by using an atomic layer deposition process.
Optionally, before sequentially forming the supporting layer and the mask layer on the semiconductor substrate, the method further includes the following operation.
A plurality of electrode contact blocks are formed on the semiconductor substrate, in which two adjacent electrode contact blocks are isolated from one another by a block insulation structure.
Optionally, a vertical projection of the second hole in a plane in which the semiconductor substrate is located is within a vertical projection of each electrode contact block in the plane in which the semiconductor substrate is located.
Optionally, the protective layer is a single-layered protective layer.
In a second aspect, an embodiment of the present disclosure further provides a method for preparing a semiconductor device, which includes the method for preparing the hole in the semiconductor device as described in the first aspect.
In a third aspect, an embodiment of the present disclosure further provides a semiconductor device, which is obtained by the method for preparing the semiconductor device as described in the second aspect.
The present disclosure is further described in detail below in combination with the accompanying drawings and embodiments. It can be understood that the specific embodiments described here are merely to explain the present disclosure but not intended to limit the present disclosure. In addition, it should be noted that for ease of description, only part, rather than all, of structures related to the present disclosure are illustrated only in the accompanying drawings.
Based on the problems in the background, the embodiment of the present disclosure provides a method for preparing a hole in a semiconductor device.
In S110, a base to be etched is provided and a mask layer is formed on the base to be etched.
Referring to
In S120, a first pattern layer arranged an array is formed on the mask layer, and the mask layer is etched by using the first pattern layer as a mask to form a first hole and a second pattern layer.
Referring to
In S130, a protective layer is deposited on a side of the second pattern layer away from the base to be etched. The protective layer simultaneously covers a side wall and a bottom portion of the first hole.
Referring to
Specifically, considering that when the depth-to-width ratio of the first hole 31 is relatively large, that is, the critical dimension of the first hole 31 is relatively small, the problem of not being able to be etched through may probably occur, so that the subsequent process is affected. Therefore, in this embodiment, after ensuring that the first hole 31 is fully etched, in this case, the distance between the second pattern layers 32 (i.e., the critical dimension of the first hole 31) is relatively large, a layer of protective layer 50 is deposited on a side of the second pattern layer 32 away from the base 10 to be etched. The protective layer 50 covers the side wall and the bottom portion of the first hole 31, thereby obtaining a new first hole 31′. In this case, the critical dimension of the new first hole 31′ is relatively small. The critical dimension of the new first hole 31′ is an expected critical dimension. That is, an expected second hole can be obtained by using the second pattern layer and the protective layer on both sides of the new first hole 31′ as a mask, and then a corresponding structure can be prepared in the second hole, thereby obtaining a corresponding semiconductor device. In this case, the obtained semiconductor device meets the demand for a semiconductor device having a small size.
In S140, the protective layer which covers the bottom portion of the first hole is etched, and the base to be etched is etched by using the second pattern layer and the protective layer which covers the side wall of the first hole as a mask to form a second hole. The critical dimension of the second hole is less than the critical dimension of the first hole.
Referring to
In summary, according to the method for preparing the hole in the semiconductor device provided by the embodiments of the present disclosure, a protective layer is deposited on a side of the second pattern layer away from the base to be etched and covers the side wall of the first hole, so that the critical dimension of the first hole between two adjacent second pattern layers is reduced. When the base to be etched is etched by using the second pattern layer and the protective layer which covers the side wall of the first hole as a mask, the size of the obtained second hole is relatively small. As such, the problem of not being able to be etched through due to a relatively large depth-to-width ratio of the first hole will not occur. Meanwhile, a relatively small hole can be obtained to meet the demand for a semiconductor device having a small size, thereby improving the integration degree of the semiconductor device. Moreover, the process is simple.
On the basis of the above solution, optionally, continuously referring to FIG.3, the depth-to-width ratio of the first hole 31 is denoted as A, in which 8≤A≤20.
In this embodiment, the depth-to-width ratio of the first hole 31 is A=H1/M1. When the depth-to-width ratio of the first hole 31 is greater than or equal to 8 and less than or equal to 20, it is ensured that the first hole 31 is fully etched, and the problem that the first hole 31 cannot be etched through to affect the subsequent process is avoided.
Optionally, continuously referring to
In this embodiment, when the aperture of the second hole 60 is less than 100 nm, i.e., the critical dimension of the second hole 60 is relatively small, the integration degree of the semiconductor device is improved.
Optionally,
In S210, a semiconductor substrate is provided, and a plurality of electrode contact blocks are formed on the semiconductor substrate. Two adjacent electrode contact blocks are isolated from one another by a block insulation structure. And a supporting layer and a mask layer are sequentially formed on the semiconductor substrate.
Referring to
In S220, a first pattern layer arranged in an array is formed on the mask layer, and the mask layer is etched by using the first pattern layer as a mask to form a first hole and a second pattern layer.
Referring to
In S230, a protective layer is deposited on a side of the second pattern layer away from the semiconductor substrate. The protective layer simultaneously covers the side wall and the bottom portion of the first hole.
Referring to
In S240, the protective layer which covers the bottom portion of the first hole is etched; and the supporting layer is etched to the semiconductor substrate by using the second pattern layer and the protective layer which covers the side wall of the first hole as a mask to form the capacitance hole, and the electrode contact blocks are exposed. The critical dimension of the second hole is less than the critical dimension of the first hole.
On the basis of the above solution, optionally, continuously referring to
In this embodiment, when the vertical projection of the second hole 60 in the plane in which the semiconductor substrate 10 is located is within the vertical projection of each electrode contact block 70 in the plane in which the semiconductor substrate 10 is located, it is ensured that the lower electrodes subsequently formed are in sufficient contact with the electrode contact blocks 70, thereby increasing the speed of reading data stored in the capacitor or writing data to the capacitor by means of the electrode contact blocks 70.
In this embodiment, a protective layer is deposited on a side of the second pattern layer away from the semiconductor substrate and covers the side wall of the first hole, so that the critical dimension of the first hole between two adjacent second pattern layers is reduced. When the supporting layer is etched by using the second pattern layer and the protective layer which covers the side wall of the first hole as a mask, the size of the capacitance hole obtained in this case is relatively small. As such, the problem of not being able to be etched through due to a relatively large depth-to-width ratio of the first hole will not occur. Meanwhile, a relatively small capacitance hole can also be obtained, thereby improving the integration degree of a semiconductor memory. Moreover, the process is simple.
Based on the same application concept, the embodiment of the present disclosure further provides a method for preparing a semiconductor device, which includes the method for preparing the hole in the semiconductor device described in the above-mentioned embodiments. Since the method for preparing the semiconductor memory in this embodiment and the method for preparing the hole in the semiconductor device described in the above-mentioned embodiments belong to the same application concept, the details that are not described in the embodiment of the method for preparing the semiconductor device can refer to the above-mentioned embodiments of the method for preparing the hole in the semiconductor device.
Based on the same application concept, the embodiment of the present disclosure also provides a semiconductor device, which belongs to the same application concept as the method for preparing the hole in the semiconductor device described in the above-mentioned embodiments. Therefore, the semiconductor device provided in the embodiment of the present disclosure also has the beneficial effects described in the above-mentioned embodiments, and the details that are not described in the embodiment of the semiconductor device can refer to the above-mentioned embodiments of the method for preparing the hole in the semiconductor device, which is not repeated herein. Exemplarily, the semiconductor device may be a semiconductor memory, etc.
It should be noted that the above descriptions are merely the preferred embodiments of the present disclosure and the applied technical principles. Those skilled in the art can understand that the present disclosure is not limited to the specific embodiments described herein, and those skilled in the art can make various obvious modifications, readjustments and substitutions without departing from the protection scope of the present disclosure. Therefore, although the present disclosure has been described in detail through the above embodiments, the present disclosure is not limited to the above embodiments, and may include other equivalent embodiments without departing from the concept of the present disclosure. The scope of the present disclosure is determined by the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
202010442740.6 | May 2020 | CN | national |
This is a continuation application of International Patent Application No. PCT/CN2021/094217, filed on May 17, 2021, which claims priority to Chinese Patent Application No. 202010442740.6, filed on May 22, 2020 and entitled “METHOD FOR PREPARING HOLE IN SEMICONDUCTOR DEVICE, METHOD FOR PREPARING SEMICONDUCTOR DEVICE, AND SEMICONDUCTOR DEVICE”. The disclosures of International Patent Application No. PCT/CN2021/094217 and Chinese Patent Application No. 202010442740.6 are incorporated by reference herein in their entireties.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2021/094217 | May 2021 | US |
Child | 17401472 | US |