Claims
- 1. A method for producing a semiconductor memory device, which comprises:
placing a multiplicity of memory cells on a semiconductor substrate having a surface; providing each of the memory cells with a selection transistor being disposed in a plane extending substantially parallel to the surface of the substrate and having a gate terminal, a first electrode terminal and a second electrode terminal; providing each of the memory cells with a storage capacitor being associated with and triggerable by the selection transistor and having a ferroelectric dielectric, a first capacitor electrode and a second capacitor electrode; connecting the gate terminal of each selection transistor to a word line of the semiconductor memory device; connecting the first electrode terminal of the selection transistor to a bit line; connecting each first capacitor electrode of the storage capacitor to a common conductor layer of electrically conductive material; producing the storage capacitor after production of the selection transistor and metallizing layers associated with the storage capacitor for connection of the word and bit lines, in a configuration projecting upward from the plane; placing the storage capacitor in a trench formed inside a contact metallizing layer for the second electrode terminal of the selection transistor; and setting a depth of the trench to be equivalent to a layer thickness of the contact metallizing layer.
- 2. The method for producing a semiconductor memory device according to claim 1, which comprises producing the storage capacitor by:
full-surface application of an insulating cover layer; formation of the contact metallizing layer for the second electrode terminal of the selection transistor; etching the trench to extend as far as the insulating cover layer, inside the contact metallizing layer; depositing an electrically conductive layer for the second capacitor electrode inside the trench, conformally to side walls of the trench; conformally depositing an auxiliary layer acting as a space-holder for the ferroelectric dielectric inside the trench and on the electrically conductive layer for the second capacitor electrode; conformally depositing an electrically conductive layer for the first capacitor electrode inside the trench and on the auxiliary layer; at least partially removing the auxiliary layer and exposing a hollow layer in at least a partial region between the two electrically conductive layers for the first and second capacitor electrodes; and depositing the ferroelectric dielectric into the exposed hollow layer between the two electrically conductive layers for the first and second capacitor electrodes.
- 3. The method for producing a semiconductor memory device according to claim 1, which comprises carrying out the step of depositing the dielectric layer having the ferroelectric dielectric by spin-on coating.
- 4. The method for producing a semiconductor memory device according to claim 1, which comprises back-etching the electrically conductive layer at least far enough to remove a portion of the electrically conductive layer for the second capacitor electrode deposited in planar fashion outside the trench.
Priority Claims (1)
Number |
Date |
Country |
Kind |
95 106 101.9 |
Apr 1995 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This is a division of U.S. application Ser. No. 09/200,095, filed Nov. 25, 1998, which was a division of U.S. application Ser. No. 08/637,163, filed Apr. 24, 1996, now U.S. Pat. No. 5,869,860.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09200095 |
Nov 1998 |
US |
Child |
09826231 |
Apr 2001 |
US |
Parent |
08637163 |
Apr 1996 |
US |
Child |
09200095 |
Nov 1998 |
US |