Claims
- 1. A method of programming a floating gate transistor, said transistor comprising a semiconductor substrate including a source region, a drain region and a channel extending between said source and drain regions, a floating gate extending over a portion of said channel and ending over said channel, said floating gate integrally including first and second floating gate portions, said first floating gate portion extending proximately to said channel with a thin oxide layer therebetween and said second floating gate portion extending away from said channel, a program gate capacitively coupled through a dielectric oxide layer to said second floating gate portion, and a control gate laterally remote from said program gate and extending through a dielectric oxide layer over said first floating gate portion from above said source region to above said drain region, said program gate and said control gate having lateral edges facing each other in a spaced apart relationship, said method comprising the steps of:
- applying a high voltage to said program gate thereby capacitively coupling a high voltage to said second floating gate portion;
- applying a low voltage to said control gate; and
- applying a voltage not greater than 5 V to said drain region,
- to thereby cause a very high hot-electron injection towards said floating gate while achieving, within a microsecond, a programming of said transistor without the need for an external voltage supply.
- 2. The method of claim 1, wherein the voltage applied to said control gate is not greater than 1.5 V during programming.
Priority Claims (1)
Number |
Date |
Country |
Kind |
09100091 |
Jan 1991 |
BEX |
|
RELATED APPLICATION
This application is a continuation-in-part of pending U.S. patent application Ser. No. 07/827,715, filed on 29 Jan. 1992. The parent application claims priority of Belgium application Serial No. 09100091 filed Jan. 31, 1991.
US Referenced Citations (13)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0228761 |
Sep 1986 |
EPX |
57-169005 |
Sep 1982 |
JPX |
58-115956 |
Jun 1983 |
JPX |
Non-Patent Literature Citations (2)
Entry |
IEDM, 1988, R. Kazerounian et al., "5 Volt High Density Poly-Poly Erase Flash EPROM Cell"(p. 436). |
European Search Report for corresponding application BE 9100091 bearing the date "08 Oct. 1991". |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
827715 |
Jan 1992 |
|