T. Blyth et al., "A Non-Volatile Analog Storage Device Using EEPROM Technology", ISSCC91/Session 11/Emerging Circuit Technologies/Paper TP11.7, Feb. 14, 1991 (3 Pages). |
M. Horiguchi et al., "An Experimental Large-Capacity Semiconductor File Memory Using 16-Levels/Cell Storage", IEEE Journal of Solid-State Circuits, vol. 23, No. 1, Feb. 1988, pp. 27-33. |
C. Bleiker et al. "A Four-State EEPROM Using Floating-Gate Memory Cells", IEEE Journal of Solid-State Circuits, vol. SC-22, No. 3, Jun. 1987, pp. 460-463. |
N. Saks et al., "Observation of Hot-Hole Injection of NMOS Transistors Using a Modified Floating-Gate Technique", U.S. Government Publication (5 pages). |
K. Oyama et al., "A Novel Erasing Technology for 3.3 V Flash Memory with 64 Mb Capacity and Beyond", 1992 IEEE, IEDM 92, pp. 607-610. |
S. Yamada et al., "A Self-Convergence Erasing Scheme for a Simple Stacked Gate Flash EEPROM", 1991 IEEE, IEDM 91, pp. 307-310. |
E. Takeda et al., "Device Performance Degradation Due to Hot-Carrier Injection at Energies Below the Si--SiO.sub.2 Energy Barrier", 1983 IEEE, IEDM 83, pp. 396-399. |
K. R. Hofmann et al., "Hot-Electron and Hole-Emission Effects in Short n-Channel MOSFET's", IEEE Transactions on Electron Devices, vol. ED-32, No. 3, Mar. 1985, pp. 691-698. |
Y. Nissan-Cohen, "A Novel Floating-Gate Method for Measurement of Ultra-Low Hole and Electron Gate Currents in MOS Transistors", IEEE Electron Device Letters, vol. EDL-7, No. 10, Oct. 1986. |
R. Bez et al., "A Novel Method for the Experimental Determination of the Coupling Ratios in Submicron EPROM and Flash EEPROM Cells", 1990 IEEE, IEDM 90, pp. 99-102. |
IEICE Transactions on Electoronics, vol. 77, No. 4, Apr. 1994, Tokyo JP, pp. 601-606, XP000460064 Kubuta et al: "A Proposal of New Multiple-Valued Mask-ROM-Design" p. 602, col. 1, line 4--p. 603, col. 1, line 30. |