Li et al.; “A repeater optimization methodology for deep sub-micron high performance processors”; IEEE Int. Conf. ICCD Proceedings; pp. 726-731; Oct. 1997.* |
Yang et al.; Deep submicron on-chip crosstalk; IEEE Proc. 16th Inst. Meas. Tech. Conf.; pp. 1788-1793; May 1999.* |
Davis et al.; Length, scaling, and material dependence of crosstalk between distributed RC Interconnects; IEEE Int. Conf. Interconnect Tech.; pp. 227-229; May 1999.* |
Oh et al.; A scaling scheme and optimization methodology for deep sub-micron interconnect; IEEE Int. Conf. Computer Design; pp. 320-325; Oct. 1996.* |
Lillis et al.: “Optimal wire sizing and buffer insertion for low power and a generalized delay model”; IEEE; pp. 437-447; Mar. 1996.* |
Dhar et al.; “Optimun buffer circuits for driving long uniforn lines”; IEEE J. Solid State Ckts; pp. 32-40; Jan. 1991.* |
Alpert et al.; “Buffer insertion for noise and delay optimization”; IEEE Proc. 98 Design Automation Conf.; pp. 362-367; Jun. 1998.* |
Culetu et al.; “A practical repeater insertion method in high speed VLSI circuits”; IEEE 98 Design Automation Conf.; pp. 392-395; Jun. 1998.* |
Cong; “Modeling and layout optimization of VLSI devices and interconnects in deep submicron design”; IEEE 97 Design Automation Conf.; pp. 121-126; Jan. 1997.* |
Shah et al.; “Wiresizing with buffer placement and sizing for power-delay tradoffs”; IEEE 96 Proc. Design Automation Conf; pp. 346-351; Jan. 1996. |