Claims
- 1. A method of sawing a semiconductor substrate, comprising:
- making a first linear cut at least partially through a first portion of said substrate;
- making a second linear cut at least partially through a second portion of said substrate, said second cut being laterally spaced a distance from said first cut; and
- making a third linear cut at least partially through a third portion of said substrate, said third cut being spaced differently from said second cut than said second cut is spaced from said first cut.
- 2. The method of claim 1, wherein said third cut is made at a greater distance from said second cut than said second cut is made from said first cut.
- 3. The method of claim 1, wherein said first, second and third cuts effect scribe lines on a surface of said substrate.
- 4. The method of claim 3, further including cutting substantially through said substrate along said scribe lines with subsequent aligned cuts.
- 5. The method of claim 1, wherein said first and second cuts are made at substantially the same time and said third cut is made at a different time relative to said first and second cuts.
- 6. The method of claim 1, further including repeating a sequence of said first, second and third cuts across at least a portion of a surface of said substrate.
- 7. The method of claim 6, further including rotating said substrate substantially 90.degree. and repeating at least one sequence of said first, second and third cuts across at least a portion of the surface of said substrate.
- 8. The method of claim 1, further including further varying spacing between said third cut and at least one additional linear cut.
- 9. A method of dicing a semiconductor substrate, comprising:
- substantially severing the semiconductor substrate at a first substantially linear location;
- substantially severing the semiconductor substrate at a second substantially linear location substantially parallel to said first substantially linear location and spaced a first distance apart from said first substantially linear location; and
- substantially severing the semiconductor substrate at a third substantially linear location substantially parallel to said first substantially linear location and spaced a different distance from said second substantially linear location than said first distance.
- 10. The method of claim 9, further comprising forming a scribe line at said first substantially linear location.
- 11. The method of claim 10, wherein said forming said scribe line precedes said substantially severing the semiconductor substrate at said first substantially linear location.
- 12. The method of claim 9, further comprising forming a scribe line at said second substantially linear location.
- 13. The method of claim 12, wherein said forming said scribe line precedes said substantially severing the semiconductor substrate at said second substantially linear location.
- 14. The method of claim 9, further comprising forming a scribe line at said third substantially linear location.
- 15. The method of claim 14, wherein said forming said scribe line precedes said substantially severing the semiconductor substrate at said third substantially linear location.
- 16. The method of claim 9, wherein said substantially severing the semiconductor device at said first substantially linear location and said substantially severing the semiconductor device at said second substantially linear location occur substantially simultaneously.
- 17. The method of claim 16, wherein said substantially severing the semiconductor device at said first substantially linear location and said substantially severing the semiconductor device at said second substantially linear location occur at a different time than said substantially severing the semiconductor device at said third substantially linear location.
- 18. The method of claim 17, wherein said substantially severing the semiconductor device at said third substantially linear location occurs independently of substantially severing the semiconductor device at any other location.
- 19. The method of claim 9, further comprising repeating a sequence of said substantially severing the semiconductor device at each of said first, second, and third substantially linear locations.
- 20. The method of claim 9, further comprising substantially severing the semiconductor device at another substantially linear location spaced a third distance apart from an adjacent one of said first, second, or third substantially linear locations.
CROSS REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 09/069,561, filed Apr. 29, 1998, pending, which is a divisional of application Ser. No. 08/747,299, filed Nov. 12, 1996, pending.
US Referenced Citations (31)
Foreign Referenced Citations (1)
Number |
Date |
Country |
287869 |
Oct 1915 |
DEX |
Divisions (2)
|
Number |
Date |
Country |
Parent |
069561 |
Apr 1998 |
|
Parent |
747299 |
Nov 1996 |
|