Claims
- 1. A method for making a DRAM memory cell, comprising:forming a transfer gate on a first layer; depositing a first signal line on a second layer; depositing a second signal line on a third layer; forming a storage capacitor on a layer between said second layer and said third layer, said storage capacitor connected to the transfer gate in said first layer; depositing at least a first capacitor electrode in the layer in which said storage capacitor is formed; forming a first contact stud connecting said first capacitor electrode and said first signal line; and forming a second contact stud connecting said first capacitor electrode with said second signal line.
- 2. The method of claim 1, further comprising:forming said first capacitor electrode and an electrode of said storage capacitor simultaneously and in a same plane.
- 3. The method of claim 1, further comprising:forming said first capacitor electrode and the electrode of said storage capacitor from a same material.
- 4. The method of claim 1, further comprising:forming a second capacitor electrode in the layer in which said storage capacitor is formed; depositing a third signal line in said third layer; and depositing a third contact stud connecting said third signal line to said second capacitor electrode.
- 5. The method of claim 4, wherein said second capacitor electrode is formed simultaneously with formation of a second electrode of said storage capacitor.
- 6. The method of claim 4, wherein said second capacitor electrode is formed from a same material as the second electrode of said storage capacitor.
- 7. The method of claim 4, wherein said second capacitor electrode is formed using a damascene process.
Parent Case Info
This is a divisional of U.S. patent application Ser. No. 09/300,899 now U.S. Pat. No. 6,201,272, filed Apr. 28, 1999, the contents of which is incorporated by reference herein.
US Referenced Citations (19)