Claims
- 1. A method for subdividing a wafer (1) into chips (11), in which the wafer (1) is firstly weakened along separation lines and then broken along the separation lines, whereina grid dimension (8) of the separation lines is less than twice a thickness D of the wafer (1) and wherein the wafer (1) is provided with recesses (7) along the separation lines in such a way that a ratio of grid dimension to a residual thickness of the wafer in a region of the recesses (7) is greater than or equal to 2:1, and wherein the wafer is subsequently broken.
- 2. The method as claimed in claim 1, wherein the recesses (7) are produced by being sawn in.
- 3. The method as claimed in claim 1, wherein prior to subdivision, the wafer (1) is provided with an epitaxial layer (3).
- 4. The method as claimed in claim 3, wherein the wafer (1) is sawn from that side of the wafer (1) which is opposite to the epitaxial layer (3).
- 5. The method as claimed in claim 3, wherein prior to breaking, the wafer (1) is scribed from the front side provided with the epitaxial layer (3).
- 6. The method as claimed in claim 1, wherein prior to breaking, the wafer (1) is applied to a carrier sheet (9) in such a way that the recesses (7) face toward to the carrier sheet (9).
- 7. The method as claimed in claim 6, wherein the wafer (1) is pulled with the carrier sheet (9) over a breaking wedge (10) such that opposite walls of the recesses (7) are pressed toward each other and the separating crack starts on the side of the wafer (1) that is opposite to the recesses (7).
- 8. The method as claimed in claim 3, wherein the epitaxial layer (3) is produced on the basis of a III-V compound semiconductor material.
- 9. The method as claimed in claim 8, wherein the epitaxial layer (3) is produced on the basis of GaAs or InP.
- 10. The method as claimed in claim 1, wherein breaking areas running along the separating lines are mirror areas of a laser resonator.
- 11. The method as claimed in claim 3, wherein the epitaxial layer (3) has light-emitting diode structures.
Priority Claims (1)
Number |
Date |
Country |
Kind |
101 01 737 |
Jan 2001 |
DE |
|
Parent Case Info
This is a U.S. national stage of International application No. PCT/DE02/00108, filed on 16 Jan. 2002. This patent application claims the priority of German patent application No. 101 01737.5-33, the disclosure content of which is hereby incorporated by reference.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/DE02/00108 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO02/05636 |
7/18/2002 |
WO |
A |
US Referenced Citations (8)
Number |
Name |
Date |
Kind |
4604161 |
Araghi |
Aug 1986 |
A |
4689125 |
Burrus, Jr. et al. |
Aug 1987 |
A |
5272114 |
van Berkum et al. |
Dec 1993 |
A |
5780320 |
Kinoshita |
Jul 1998 |
A |
5998234 |
Murata et al. |
Dec 1999 |
A |
6197609 |
Tsutsui et al. |
Mar 2001 |
B1 |
6420776 |
Glenn et al. |
Jul 2002 |
B1 |
6488021 |
Yamane et al. |
Dec 2002 |
B1 |
Foreign Referenced Citations (6)
Number |
Date |
Country |
19624677 |
Jan 1998 |
DE |
59 090940 |
May 1984 |
JP |
02 162750 |
Jun 1990 |
JP |
08 274371 |
Oct 1996 |
JP |
10-064854 |
Mar 1998 |
JP |
415036 |
Dec 2000 |
TW |