The present invention relates to the field of semiconductor fabrication. In particular, it relates to the fabrication of field effect transistors (FETs), involving the formation of semiconductor materials of selected conductivity, carried on by implantation of dopants.
Fabrication of metal oxide semiconductor (MOS) FETs requires the formation of source and drain regions in a substrate of generally pure silicon (Si). The Si is provided in the form of a wafer, grown as a single crystal. Zones of the Si lattice are converted into regions of N or P conductivity by the addition of donor-type dopants, such as arsenic, for N regions, and acceptor-type dopants, such as boron, for P regions. These dopants are generally introduced by ion bombardment, in which ionized dopant atoms are energized and fired at the lattice, penetrating the crystal structure to a depth largely dependent on the bombardment energy and the ion mass.
It can be immediately gathered that such bombardment introduces crystal damage, in which lattice atoms are knocked out of lattice sites, while at the same time a certain number of the newly-introduced atoms will likewise come to rest in positions outside the lattice positions. Such out-of-position phenomena are termed defects. A vacant lattice site is termed a vacancy defect, while an atom located at a non-lattice site is referred to as an interstitial defect. The restorative method generally employed in the art consists of annealing the crystal, applying heat to the lattice to mildly energize the atoms, allowing them to work themselves back into the lattice structure, which provides the arrangement having the lowest overall energy level.
An aspect of the claimed invention is a method for suppressing the formation of leakage-promoting defects in a crystal lattice following dopant implantation in the lattice. The process provides a compressive layer of atoms, these atoms having a size greater than that of the lattice member atoms. The lattice is then annealed for a time sufficient for interstitial defect atoms to be emitted from the compressive layer, and in that manner energetically stable defects are formed in the lattice at a distance from the compressive layer.
The following detailed description is made with reference to the figures. Preferred embodiments are described to illustrate the present invention, not to limit its scope, which is defined by the claims. Those of ordinary skill in the art will recognize a variety of equivalent variations on the description that follows.
The problem addressed by the present disclosure is seen in
The source and drain are formed in the silicon substrate by the implantation of dopants, as known in the art, and the implantation process produces defects in the lattice, which defects are addressed by annealing the substrate after implantation. While most defects are removed by annealing, some will coalesce into larger defects 112, often in the form of dislocation loops or area defects. These defects are generally collections of interstitial silicon atoms, knocked out of their lattice positions by dopant atoms. It has been found that large defects 112 tend to form more readily in portions of the substrate that either have no mechanical stress on the lattice, or preferably, where the lattice is subjected to tensile stress. For example, locations where the lattice passes around a convex point in an underlying strained structure, such as around corners in the SiGe source, SiGe drain and STI's, tend to favor the accumulation of defects, resulting in the situation seen in
A conceptual view of the operation of the claimed invention is seen in
Most importantly, defects 112 are all located outside the compressive layer, and thus away from the depletion layer 108. Confined to portions of the substrate where they cannot form a leakage path, these defects are rendered entirely harmless.
An alternative embodiment locates the compressive layer at least partially within the depletion layer, as seen in
The optimum solution calls for the compressive layer 103 to lie entirely outside the depletion layer, between the depletion layer and the defects 112, as shown in
Another embodiment, shown in
While the present invention is disclosed by reference to the preferred embodiments and examples detailed above, it is understood that these examples are intended in an illustrative rather than in a limiting sense. It is contemplated that modifications and combinations will readily occur to those skilled in the art, which modifications and combinations will be within the spirit of the invention and the scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4769686 | Horiuchi et al. | Sep 1988 | A |
5098852 | Niki et al. | Mar 1992 | A |
5592012 | Kubota | Jan 1997 | A |
5966622 | Levine et al. | Oct 1999 | A |
5985726 | Yu et al. | Nov 1999 | A |
6180476 | Yu | Jan 2001 | B1 |
6200869 | Yu et al. | Mar 2001 | B1 |
6225173 | Yu | May 2001 | B1 |
6437406 | Lee | Aug 2002 | B1 |
6590230 | Yamazaki et al. | Jul 2003 | B1 |
6594809 | Wang et al. | Jul 2003 | B2 |
6618847 | Hulse et al. | Sep 2003 | B1 |
6682965 | Noguchi et al. | Jan 2004 | B1 |
6685772 | Goddard, III et al. | Feb 2004 | B2 |
6689671 | Yu et al. | Feb 2004 | B1 |
7032194 | Hsueh et al. | Apr 2006 | B1 |
7084051 | Ueda et al. | Aug 2006 | B2 |
7174532 | Chlipala et al. | Feb 2007 | B2 |
7259079 | Bai et al. | Aug 2007 | B2 |
7404174 | DeMaris et al. | Jul 2008 | B2 |
7484198 | Lin et al. | Jan 2009 | B2 |
7514366 | Trivedi et al. | Apr 2009 | B2 |
7521763 | Kim et al. | Apr 2009 | B2 |
7538351 | Chen et al. | May 2009 | B2 |
7605407 | Wang | Oct 2009 | B2 |
20010011362 | Yoshinaga | Aug 2001 | A1 |
20020022326 | Kunikiyo | Feb 2002 | A1 |
20020138817 | Lee et al. | Sep 2002 | A1 |
20050029601 | Chen et al. | Feb 2005 | A1 |
20050035409 | Ko et al. | Feb 2005 | A1 |
20050044522 | Maeda | Feb 2005 | A1 |
20050076320 | Maeda | Apr 2005 | A1 |
20050106824 | Alberto et al. | May 2005 | A1 |
20050151181 | Beintner et al. | Jul 2005 | A1 |
20050216877 | Pack et al. | Sep 2005 | A1 |
20060017138 | Ting | Jan 2006 | A1 |
20060046415 | Hamaguchi | Mar 2006 | A1 |
20060107243 | Chlipala et al. | May 2006 | A1 |
20060160338 | Graoui et al. | Jul 2006 | A1 |
20060199398 | Sugawara et al. | Sep 2006 | A1 |
20070045610 | Lee et al. | Mar 2007 | A1 |
20070117326 | Tan et al. | May 2007 | A1 |
20070123010 | Hoentschel et al. | May 2007 | A1 |
20070130553 | Wang et al. | Jun 2007 | A1 |
20070173022 | Wang et al. | Jul 2007 | A1 |
20070202663 | Moroz et al. | Aug 2007 | A1 |
20070204250 | Moroz et al. | Aug 2007 | A1 |
20080005712 | Charlebois et al. | Jan 2008 | A1 |
20080265361 | Krauss | Oct 2008 | A1 |
20090007043 | Lin et al. | Jan 2009 | A1 |
20090047772 | Tsuchida et al. | Feb 2009 | A1 |
20090055793 | Melzner | Feb 2009 | A1 |
20090302349 | Lee et al. | Dec 2009 | A1 |
20090313595 | Moroz et al. | Dec 2009 | A1 |
Number | Date | Country |
---|---|---|
03-038044 | Feb 1991 | JP |
08-078682 | Mar 1996 | JP |
11-168069 | Jun 1999 | JP |
2002-524845 | Aug 2002 | JP |
2004-014856 | Jan 2004 | JP |
0013211 | Mar 2000 | WO |
03 049163 | Jun 2003 | WO |
2006-064282 | Jun 2006 | WO |
Entry |
---|
“Crystalline Defects in Silicon,” web pp. 1-3, from http://www.siliconfareast.com/crystaldefects.htm (2006). |
International Search Report mailed Oct. 29, 2008 in PCT/US2008/071572. |
Griffin, P. B. et al., “Process Physics Determining 2-D Impurity Profiles in VLSI Devices,” IEEE, 1986, pp. 522-525. |
H. Fukutome et al., “Direct Measurement of Effects of Shallow-Trench Isolation on Carrier Profiles in Sub-50 nm N-MOSFETSs,” 2005 Symposium on VLSI Technology Digest of Technical Papers, pp. 140-141. |
Moroz, Victor et al., “Suppressing Layout-Induced Threshold Variations by Halo Engineering,” presented at 210 th Meeting of the Electrochemical Society, Cancun, Mexico, Oct. 29-Nov. 3, 2006, 6 pp. |
International Search Report for PCT/US08/51358 mailed Jun. 27, 2008. |
Non-Final Rejection mailed Jan. 23, 2009 in U.S. Appl. No. 11/757,294. |
International Search Report for PCT/US2008/071579 mailed Feb. 20, 2009. |
First Office Action mailed Jun. 24, 2010 in U.S. Appl. No. 11/926,485. |
First Office Action, mailed Sep. 16, 2010 in U.S. Appl. No. 12/577,022. |
Office Action issued by SIPO Aug. 23, 2010 in, no references cited. |
Final Office Action mailed Feb. 4, 2011 in U.S. Appl. No. 11/926,485 |
Final Office Action mailed Feb. 7, 2011 in U.S. Appl. No. 12/577,022. |
Extended European Search Report mailed Mar. 26, 2012 for EP application No. 08796849.1. |
EPO Supplementary Search Report for EP 08782517.0 mailed Apr. 25, 2012, 6 pp. |
Zemke, “Numerical Analysis of Parasitic Effects in Deep Submicron Technologies”, SNUG San Jose 2005, available at http://www.synopsys.com/sps/pdfizemke—final.pdf, visited Oct. 4, 2007. |
Loke, “Introduction to Deep Submicron CMOS Device Technology”, Powerpoint presentation, May 3, 2005, available at http://www.engr.colostate.edu/EE571/Files/2005—05—03—CSU.pdf, visited Oct. 4, 2007. |
Kanda Y., “A Graphical Representation of the Piezoresistance Coefficients in Silicon,” IEEE Transactions on Electron Devices, vol. ED-29(1), 1982, pp. 64-70. |
Xuemei (Jane) Xi, et al., “BSIM4.3.0 Model, Enhancements and Improvements Relative to BSIM4.2.1”, University of California at Berkeley (2003) available at http://www-devices.eecs.berkeley.edu/˜bsim3/BSIM4/BSIM430/doc/BSIM430—Enhancement .pdf. |
R.A. Bianchi et al., “Accurate Modeling of Trench Isolation Induced Mechanical Stress Effects on MOSFET Electrical Performance,” IEEE IEDM Tech. Digest, pp. 117-120 (Dec. 2002). |
Shah N., “Stress Modeling of Nanoscale MOSFET,” A Thesis Presented to Graduate School of Univ. of Florida, University of Florica, 2005. |
S.E. Thompson et al., “A 90-nm Logic Technology Featuring Strained-Silicon”, IEEE Transactions on Electron Devices, 2004. |
F. Nouri et al., “A Systematic Study of Trade-offs in Engineering a Locally Strained pMOSFET”, Proc. IEDM, pp. 1055-1058, 2004. |
G. Eneman et al, “Layout Impact on the Performance of a Locally Strained PMOSFET,” 2005 Symposium on VLSI Technology Digest of Technical Papers, pp. 22-23, 2005. |
V. Moroz et al., “Analyzing strained-silicon options for stress-engineering transistors”, Solid State Technology, Jul. 2004. |
C.S. Smith, “Piezoresistance Effect in Germanium and Silicon”, Physical Review, vol. 94, No. 1, Apr. 1, 1954. |
Smith, et al., “Exploring the Limits of Stress-Enhanced Hole Mobility”, IEEE Electron Device Letters, vol. 26, No. 9, Sep. 2005. |
Moroz, et al., “Options at the 45 nm node include engineered substrates”, Solid State Technology, Jul. 2005. |
Houghton et al., “Equilibrium Critical Thickness for Si1-xGex Strained Layers on (100)Si,” Appl. Phys. Lett. 56, pp. 460-462 (1990). |
Mii et al., “Extremely High Electron Mobility in Si/GexSil-x Structures Grown by Molecular Beam Epitaxy,” Appl. Phys. Lett. 59, pp. 1611-1613 (1991). |
Mii et al., “Extremely High Electron Mobility in Si/GexSil-x Structres Grown by Molecular Beam Epitaxy,”Appl. Phys. Lett. 59, 1611 (1991). |
Houghton et al., “Equilibrium Critical Thickness for Si1-xGex Strained Layers on (100)Si,” Appl. Phys. Lett. 56, 460 (1990); 3 pages. |
People et al., “Calculation of Critical Layer Thickness Versus Lattice Mismatch for GexSi1-x/Si Strained—Layer Heterostructures,” Appl. Phys. Lett. 47, 322 (1985); 3 pages. |
Number | Date | Country | |
---|---|---|---|
20090108293 A1 | Apr 2009 | US |