Claims
- 1. A method for determining the thermal impedance of a packaged semiconductor chip, the method comprising the steps of:
- immersing said packaged semiconductor chip in a dielectric fluid;
- determining calibration values of a temperature sensitive electrical parameter of said chip.
- applying at least one electrical power pulse to said packaged semiconductor chip;
- measuring said electrical power pulse;
- recording a plurality of measured values of said temperature sensitive electrical parameter;
- converting said pluarlity of measured values into a temperature response characteristic using said calibration values; and
- calculating the thermal impedance using at lest said measured electrical power pulse and said temperature response characteristic.
- 2. The method of claim 1 wherein said temperature sensitive electrical parameter is selected such that a calibration value of said temperature sensitive electrical parameter is determined at the highest temperature of said packaged semiconductor chip.
- 3. The method of claim 1 wherein said calibration values of said temperature sensitive electrical parameter vary in a predominantly linear manner as a function of temperature.
- 4. A method for determining the thermal impedance of a packaged semiconductor chip comprising the steps of:
- immersing said packaged semiconductor chip in a dielectric fluid;
- determining calibration values of a temperature sensitive electrical parameter of said chip;
- determining measured values of said temperature sensitive electrical parameter by performing a thermal response measurement on said chip while creating at least one fluid jet flow impinging on said chip; and
- calculating the thermal impedance using at least said calibration values and said measured values of said temperature sensitive electrical parameter.
- 5. The method of claim 4 wherein said fluid jet flow is applied through at lest one nozzle.
- 6. The method of claim 5 wherein said thermal response measurement includes applying at lest one electrical power pulse to said packaged semiconductor chip.
Priority Claims (2)
Number |
Date |
Country |
Kind |
09400949 |
Oct 1994 |
BEX |
|
PCT/BE95/00085 |
Sep 1995 |
BEX |
|
Parent Case Info
This application is a divisional of U.S. application Ser. No. 08/543,867, filed Oct. 19, 1995, issued as U.S. Pat. No. 5,795,063 which claims priority benefits under 35 U.S.C. .sctn.119 based upon Belgian Patent application No. 09400949, filed on Oct. 19, 1994, and U.S. provisional application Ser. No. 60/003,899, filed on Sep. 18, 1995.
US Referenced Citations (11)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0224968 |
Jul 1985 |
DEX |
0161649 |
Dec 1981 |
JPX |
0195145 |
Nov 1983 |
JPX |
0697894 |
Nov 1979 |
SUX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
543867 |
Oct 1995 |
|