Claims
- 1. A method of forming a gate electrode, comprising:forming a first layer of a first material having a first work function on a substrate; forming a second layer of a second material over the first layer, the second material having a second work function; removing a portion of the first and second layers; wherein a stack formed by the first and second layers has a work function that is between the first work function and the second work function; and providing optimal channel doping for a predetermined relationship between an on current, Ion, and an off current, Ioff.
- 2. The method claim 1, wherein the substrate is a silicon wafer with an insulating layer formed thereon.
- 3. The method of claim 2, wherein the insulating layer comprises an oxide of silicon.
- 4. The method of claim 2, wherein the second layer is substantially thicker than the first layer.
Parent Case Info
This is a Divisional application of Ser. No. 09/451,696 filed Nov. 30, 1999 now U.S. Pat. No. 6,373,111, which is presently pending.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
6028339 |
Frenette et al. |
Feb 2000 |
A |
6091120 |
Yeom et al. |
Jul 2000 |
A |
6140688 |
Gardner et al. |
Oct 2000 |
A |