Ries, W., "Rule-based Implementation of Correct and Efficient VLSI Design Rule Checking," International Workshop on Industrial Applications of Machine Intelligence and Vision, Apr. 1989, pp. 205-209. |
Popescu, V. and McNamara, B., "Innovative Verification Strategy Reduces Design Cycle Time for High-end SPARC Processor," Proceedings of the 33rd Annual Conference on Design Automation, Jun. 1996, pp. 311-314. |
McPherson, K. and Banerjee, P., "Integrating Task and Data Parallelism in an Irregular Application: A Case Study," 8th IEEE Symposium on Parallel and Distrubuted Processing, Oct. 1996, pp. 208-213. |
Ming-Dou Ker, Sue-Mei Hsiao, and Jiann-Horng Lin, "Layout Verfication to Improve ESD/Latchup Immunity of Scaled-down CMOS Cell Libraries," Proceedings of the 10th Annual IEEE International ASIC Conference and Exhibit, Sep. 1997, pp. 125-129. |
Russell, S. and Norvig, P., Artificial Intelligence A Modern Approach, pp. 531-540 and 544-552. Q335. R86 1995. |
"Computer-aided Verification," IEEE Spectrum, vol. 33, No. 6, pp. 61-67, Jun. 1996. |