Claims
- 1. A selective etching method in the fabrication of a semiconductor device, comprising the steps of:depositing an amorphous layer of semiconductor material on a monocrystalline substrate of the same semiconductor material; depositing at least one dielectric layer on the amorphous layer such as to prevent crystallization of said amorphous layer; patterning the resultant structure and thereafter etching away the dielectric layer and the amorphous semiconductor layer within a predetermined area or region; and heat-treating the resulting structure.
- 2. A method according to claim 1, wherein the amorphous layer is deposited to a thickness of some hundred nanometers.
- 3. A method according to claim 1, wherein the dielectric layer is deposited by plasma enhanced chemical vapor deposition, sub atmospheric chemical vapor deposition, molecular beam epitaxy or a spin-on technique.
- 4. A method according to claim 1, wherein the dielectric layer is deposited by plasma enhanced chemical vapor deposition with TEOS.
- 5. A method according to claim 1, wherein the amorphous layer is deposited on the substrate by a chemical vapor deposition technique.
- 6. A method according to claim 1, wherein the dielectric layer is deposited at a temperature of between 250 and 400° C.
- 7. A method according to claim 1, wherein the semiconductor material is silicon.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9504150 |
Nov 1995 |
SE |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of U.S. application Ser. No. 09/080,955, filed May 19, 1998, now U.S. Pat. No. 6,077,752 which is a continuation of International Application No. PCT/SE96/01511, filed Nov. 20, 1996.
US Referenced Citations (19)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 573 823 |
Dec 1993 |
EP |
000 573 823-A2 |
Dec 1993 |
EP |
Non-Patent Literature Citations (3)
Entry |
S.J. Jeng et al, “Structure, properties, and thermal stability of in situ phosphorus-doped hydrogenated microcrystalline silicon prepared by plasma-enhanced chemical vapor deposition,” Appl. Phys. Lett, vol. 58, No. 15, Apr. 1991, pp. 1632-1634. |
T.H. Ning et al, “Self-Aligned NPN Bipolar Transistors,” IDEM Technical Digest/International Electron Devices Meeting, 1980, pp. 823-824. |
International Search Report for International Application No. PCT/SE96/01511. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/SE96/01511 |
Nov 1996 |
US |
Child |
09/080955 |
|
US |