Method of arraying self-scanning light-emitting element array chips

Information

  • Patent Grant
  • 6485994
  • Patent Number
    6,485,994
  • Date Filed
    Thursday, May 17, 2001
    23 years ago
  • Date Issued
    Tuesday, November 26, 2002
    22 years ago
Abstract
A method of arraying self-scanning light-emitting element array chips is provided, in which it is possible to remove defective chips completely. A plurality of self-scanning light-emitting array chips in a zigzag manner on a substrate, each chip being rectangular and comprising an array of light-emitting elements arrayed in a line facing to one end of the chip and a plurality of bonding pads provided on the other end of the chip. The plurality of chips are arrayed in such a manner that one ends of neighboring chips are arranged without overlapping in an array direction of chips so that an array pitch of chips is constant, and the other ends of the chips are arranged with overlapping in a direction perpendicular to an array direction of chips so that an array pitch of chips is constant.
Description




TECHNICAL FIELD




The present invention relates to a method of arraying self-scanning light-emitting element array chips, in which it is possible to remove defective chips. The present invention further relates to a self-scanning light-emitting device comprising a plurality of chips arrayed by said method, and a method of removing defective chips from arrayed chips.




BACKGROUND ART




A self-scanning light-emitting element array chip has a characteristic such that the number of bonding pads is more less than that of a conventional light-emitting element array chip. Due to this characteristic, the size of a chip may be effectively small. For example, if bonding pads are provided at both ends of a rectangular chip, the width of the chip may be short to that required only by bonding pads themselves. However, when a plurality of self-scanning light-emitting element chips are arrayed in a straight line manner to form a self-scanning light-emitting device used for an optical printer head, an array pitch of light-emitting elements can not be constant at the ends of the neighboring chips. In order to avoid this, a plurality of chips are arrayed in a zigzag manner such that the ends thereof are overlapped (see Japanese Patent Publication No. 8-216448).





FIG. 1

shows a schematic drawing for explaining a method of arraying chips in a zigzag manner. For assistance of explanation, an x-y coordinate axis is designated in the figure. An x-axis direction shows an array direction of chips and a y-axis direction perpendicular thereto.




At the both ends of a self-scanning light-emitting element array chip


10


, there are provided bonding pads


12


between thereof a plurality of light-emitting elements


14


are arrayed in a straight line manner. A plurality of self-scanning light-emitting element array chips


10


are arrayed and fixed by means of an adhesive on a substrate (not shown in the figure) in a zigzag manner in an x-axis direction, i.e. in such a manner that the ends of neighboring chips are overlapped in a y-axix direction. According to this method, an array pitch of the light-emitting elements may be constant through all of the chips.




A few chips may be defective by any reason after a die bonding process and wire bonding process to the chips arrayed on the substrate. In this case, it is not effective in cost to discard the substrate itself thereon the defective chips are mounted. Therefore, the method is adopted such that only defective chips are removed and replaced by normal chip. In fact, the defective chip is removed in such a manner that a metallic tool is push against the side of the chip. In the conventional chip array in a zigzag manner, neighboring chips are overlapped at their ends in a y-axis direction. In order to remove one chips in the conventional chip array, that one chip only must be push by means of a narrow metallic tool


16


as shown in

FIG. 1. A

light-emitting element array chip is generally made of fragile compound semiconductor such as GaAs. Therefore, when a force is applied to a part of the defective chip fixed on the substrate by an adhesive, the chip is generally crushed leaving a portion of the chip overlapped in a y-axis direction on the substrate. It is quite difficult to remove the left portion without damaging the neighboring chips.




DISCLOSURE OF THE INVENTION




An object of the present invention is to provide a method of arraying self-scanning light-emitting element array chips, in which it is possible to remove defective chips completely.




Another object of the present invention is to provide a self-scanning light-emitting device comprising a plurality of self-scanning light-emitting element array chips arrayed by said method.




A further object of the present invention is to provide a method of removing defective chips.




A first aspect of the present invention is a method of arraying a plurality of self-scanning light-emitting array chips in a zigzag manner on a substrate, each chip being rectangular and comprising an array of light-emitting elements arrayed in a line facing to one end of the chip and a plurality of bonding pads provided on the other end of the chip. In this method, the plurality of chips are arrayed in such a manner that one ends of neighboring chips are arranged without overlapping in an array direction of chips so that an array pitch of chips is constant, and the other ends of the chips are arranged with overlapping in a direction perpendicular to an array direction of chips so that an array pitch of chips is constant.




Each self-scanning light-emitting element array chip comprises an array of transfer elements having such a structure that a plurality of three-terminal transfer elements each having a control electrode for controlling threshold voltage or current are arranged, the control electrodes of the transfer elements neighbored to each other are connected via first electrical means, a power supply line is connected to the control electrodes via second electrical means, and a clock line is connected to one of two terminals except the control electrode of each of the transfer elements; and the array of light-emitting elements having such a structure that a plurality of three-terminal light-emitting elements each having a control electrode for controlling threshold voltage or current are arranged.




A second aspect of the present invention is a self-scanning light-emitting device comprising a plurality of self-scanning light-emitting array chips which are arranged by the method of arraying the plurality of self-scanning light-emitting array chips in a zigzag manner on a substrate.




A third aspect of the present invention is a method of removing a defective chip in a plurality of self-scanning light-emitting array chips arrayed on a substrate by the method of arraying the plurality of self-scanning light-emitting array chips in a zigzag manner on a substrate. In this method, the defective chip is removed together with a chip overlapped with the defective chip in a direction perpendicular to an array direction of chips by applying force to one side of the defective chip or the chip overlapped therewith in a direction perpendicular to an array direction of chips.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a schematic drawing for explaining a method of arraying chips in a zigzag manner.





FIG. 2

is an equivalent circuit diagram of a self-scanning light-emitting element array.





FIG. 3

shows an arrangement of bonding pads in a self-scanning light-emitting array chip.





FIG. 4

shows the arrangement of chips.











BEST MODE FOR CARRYING OUT THE INVENTION




Referring to

FIG. 2

, there is shown an equivalent circuit diagram of a self-scanning light-emitting element array relating to the present invention. This self-scanning light-emitting element array has a structure such that the portion of an array of transfer elements and the portion of an array of light-emitting elements are separated. The portion of an array of transfer elements includes transfer elements T


1


, T


2


, T


3


, . . . and the portion of an array of light-emitting elements includes writable light-emitting elements L


1


, L


2


, L


3


, . . . These transfer elements and wirtable light-emitting elements consist of three-terminal light-emitting thyristors, respectively. The structure of the portion of an array of transfer elements further includes diode D


1


, D


2


, D


3


, . . . as means for electrically connecting the gate electrodes of the neighboring transfer elements to each other. V


GK


is a power supply (normally 5 volts), and is connected to all of the gate electrodes G


1


, G


2


, G


3


, . . . of the transfer elements via a load resistor R


L


, respectively. Respective gate electrodes G


1


, G


2


, G


3


, . . . are correspondingly connected to the gate electrodes of the writable light-emitting elements L


1


, L


2


, L


3


, . . . A start pulse φ


s


is applied to the gate electrode of the transfer element T


1


, transfer clock pulses φ


1


and φ


2


are alternately applied to all of the anode electrodes of the transfer elements, and a write signal φ


I


is applied to all of the anode electrodes of the light-emitting elements.




The operation of this self-scanning light-emitting array will now be described briefly. Assume that as the transfer clock pulse φ


1


is driven to H (high level), the transfer element T


2


is turned on. At this time, the voltage of the gate electrode G


2


is dropped to a level near zero volts from 5 volts. The effect of this voltage drop is transferred to the gate electrode G


3


via the diode D


2


to cause the voltage of the gate electrode G


3


to set about 1 volt which is a forward rise voltage (equal to the diffusion potential) of the diode D


2


. On the other hand, the diode D


1


is reverse-biased so that the potential is not conducted to the gate G


1


, then the potential of the gate electrode G


1


remaining at 5 volts. The turn on voltage of the light-emitting thyristor is approximated to a gate electrode potential+a diffusion potential of PN junction (about 1 volt.) Therefore, if a high level of a next transfer clock pulse φ


2


is set to the voltage larger than about 2 volts (which is required to turn-on the transfer element T


3


) and smaller than about 4 volts (which is required to turn on the transfer element T


5


), then only the transfer element T


3


is turned on and other transfer elements remain off-state, respectively. As a result of which, on-state is transferred from T


2


to T


3


. In this manner, on-state of transfer element are sequentially transferred by means of two-phase clock pulses.




The start pulse φ


s


works for starting the transfer operation described above. When the start pulse φ


s


is driven to a low level (about 0 volt) and the transfer clock pulse φ


2


is driven to a high level (about 2-4 volts) at the same time, the transfer element T


1


is turned on. Just after that, the start pulse φ


s


is returned to a high level. Assuming that the transfer element T


2


is in the on-state, the voltage of the gate electrode G


2


is lowered to almost zero volt. Consequently, if the voltage of the write signal φ


I


is higher than the diffusion potential (about 1 volt) of the PN junction, the light-emitting element L


2


may be turned into an on-state (a light-emitting state).




On the other hand, the voltage of the gate electrode G


1


is about 5 volts, and the voltage of the gate electrode G


3


is about 1 volt. Consequently, the write voltage of the light-emitting element L


1


is about 6 volts, and the write voltage of the light-emitting element L


3


is about 2 volts. It is appreciated from this that the voltage of the write signal φ


I


which can write into only the light-emitting element L


2


is in the range of about 1-2 volts. When the light-emitting element L


2


is turned on, that is, in the light-emitting state, the amount of the light thereof is determined by the amount of current of the write signal φ


I


. Accordingly, the light-emitting elements may emit the light at any desired amount of light. In order to transfer on-state to the next element, it is necessary to first turn off the element in on-state by temporarily dropping the voltage of the write signal φ


I


down to zero volts.




A self -scanning light-emitting device according to the present invention is fabricated by arraying a plurality of self-scanning light-emitting array chips each thereof comprises 600 dpi (dot per inch)/128 light-emitting points, for example, and has a rectangular shape of about 5.4 mm length.




Referring to

FIG. 3

, there is shown an arrangement of bonding pads in a self-scanning light-emitting array chip


20


. In the figure, φ


1


, φ


2


, φ


s


, φ


I


and V


GK


designate the bonding pads for clock pulses, a start pulse, a write signal, and a power supply, respectively. All of these bonding pads are arranged collectively at one side of the chip


20


. The portion


22


of an array of transfer elements and the portion


24


of an array of light-emitting elements are arranged so as to face to one end of the chip


20


opposite to said one side.




The arrangement of such chips is shown in FIG.


4


. In the figure, only the light-emitting elements


14


and the bonding pads


26


designated in a schematic and enlarged manner are shown for simplifying the drawing.




The chips


20


-


1


,


20


-


2


,


20


-


3


, . . . are arrayed on a substrate (not shown) in a zigzag manner like in FIG.


1


. According to the present invention, the one ends (each thereto an array of light-emitting elements


14


is faced) of the neighboring chips are arranged oppositely to each other so that an array pitch of light-emitting elements


14


is constant (for example, as the chips


20


-


1


and


20


-


2


in FIG.


4


), and the other ends (each thereon the bonding pads are provided) are arranged overlapping in a y-axis direction to each other so that an array pitch of light-emitting elements


14


is constant (for example, as the chips


20


-


2


and


20


-


3


in FIG.


4


).




In the same way as described above, the chips are mounted on the substrate by arraying them in a zigzag manner to fabricate a self-scanning light-emitting device.




Assume that the chip


20


-


2


is a defective one within the chips arrayed on the substrate, and the chip


20


-


3


is overlapped with the chip


20


-


2


. In order to remove the defective chip


20


-


2


, a metallic tool


28


is pushed against the side of the chip


20


-


3


to apply the force to the chip


20


-


3


to remove the two chips together, as shown in FIG.


4


. The chips


20


-


2


and


20


-


3


are not overlapped with the chips


20


-


1


and


20


-


4


in a y-axis direction. Therefore, it is possible to remove only two chips, because the force is not applied to the neighboring chips


20


-


1


and


20


-


4


.




INDUSTRIAL APPLICABILITY




According to the method of the present invention described above, a defective chip may be removed from the self-scanning light-emitting element array chips without damaging the chips neighbored to the defective chip. Therefore, the cost reduction in fabricating the self-scanning light-emitting device may be effective.



Claims
  • 1. A method of arraying a plurality of self-scanning light-emitting array chips in a zigzag manner on a substrate, each chip being rectangular and comprising an array of light-emitting elements arrayed in a line facing to one end of the chip and a plurality of bonding pads provided on the other end of the chip, characterized in that;the plurality of chips are arrayed in such a manner that one ends of neighboring chips are arranged without overlapping in a direction perpendicular to an array direction of chips so that an array pitch of chips is constant, and the other ends of the chips are arranged with overlapping in a direction perpendicular to an array direction of chips so that an array pitch of chips is constant.
  • 2. The method of claim 1, wherein each of the plurality of self-scanning light-emitting element array chips comprises;an array of transfer elements having such a structure that a plurality of three-terminal transfer elements each having a control electrode for controlling threshold voltage or current are arranged, the control electrodes of the transfer elements neighbored to each other are connected via first electrical means, a power supply line is connected to the control electrodes via second electrical means, and a clock line is connected to one of two terminals except the control electrode of each of the transfer elements, and the array of light-emitting elements having such a structure that a plurality of three-terminal light-emitting elements each having a control electrode for controlling threshold voltage or current are arranged.
  • 3. A self-scanning light-emitting device comprising a plurality of self-scanning light-emitting array chips which are arranged by the method of claim 1 or 2.
  • 4. A method of removing a defective chip in a plurality of self-scanning light-emitting array chips arrayed on a substrate by the method of claim 1 or 2, characterized in that;the defective chip is removed together with a chip overlapped with the defective chip in a direction perpendicular to an array direction of chips.
  • 5. The method of claim 4, wherein the defective chip and the chip overlapped therewith are removed together by applying force to one side of the defective chip or the chip overlapped therewith in a direction perpendicular to an array direction of chips.
  • 6. The method of claim 5, wherein the force is applied by pushing a metallic tool against the one side of the defective chip or the chip overlapped therewith.
Priority Claims (1)
Number Date Country Kind
11-266872 Sep 1999 JP
PCT Information
Filing Document Filing Date Country Kind
PCT/JP00/06345 WO 00
Publishing Document Publishing Date Country Kind
WO01/21410 3/29/2001 WO A
US Referenced Citations (5)
Number Name Date Kind
4707615 Hosaka Nov 1987 A
4857801 Farrell Aug 1989 A
5519430 De Cock et al. May 1996 A
5997152 Taninaka et al. Dec 1999 A
6211537 Shimizu et al. Mar 2001 B1
Foreign Referenced Citations (5)
Number Date Country
8-216448 Aug 1996 JP
9-99583 Apr 1997 JP
9-283808 Oct 1997 JP
9-289807 Oct 1997 JP
2000-168126 Jun 2000 JP
Non-Patent Literature Citations (1)
Entry
PCT International Search Report, Dec. 6, 2000.