Claims
- 1. A method of fabricating a bottom and top gated thin film transistor comprising the following steps:
- providing an electrically conductive bottom thin film transistor gate electrode layer on a semiconductor substrate, the bottom gate electrode layer having a planar outer surface, the outer surface having a surface area;
- providing a bottom gate dielectric layer over the bottom gate electrode layer;
- providing a thin film transistor body layer over the bottom gate layer;
- defining source, drain and channel regions within the thin film body layer;
- providing a top gate dielectric layer over the thin film transistor body layer;
- providing an electrically conductive top transistor gate electrode layer over the top gate dielectric layer;
- etching the composite top gate electrode, top gate dielectric, and body layers in a pattern which defines a top gate electrode, top gate dielectric and body outline which is received only partially within the bottom gate electrode outer surface area, the bottom gate electrode outer surface area including a portion extending outwardly beyond the outline, the etching outwardly exposing top gate electrode and body sidewalls;
- providing a layer of insulating dielectric over the etched top gate electrode and outwardly exposed sidewalls;
- anisotropically etching the insulating dielectric layer to define an insulating sidewall spacer, the sidewall spacer leaving the top gate electrode sidewall outwardly exposed;
- outwardly exposing bottom gate electrode surface area extending outwardly beyond the outline;
- providing a layer of electrically conductive material over the outwardly exposed top gate electrode sidewall and outwardly exposed bottom gate electrode surface area; and
- anisotropically etching the layer of conducting material to define an electrically conductive sidewall link electrically interconnecting the top gate electrode sidewall and bottom gate electrode outer surface.
- 2. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein both anisotropic etches are conducted without photomasking relative to the spacer and sidewall link formations.
- 3. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein the electrically conductive material and resultant sidewall link comprise polysilicon.
- 4. The method of fabricating a bottom and top gated thin film transistor of claim 1 comprising forming the sidewall spacer to partially overlap the outwardly exposed top gate electrode sidewall.
- 5. The method of fabricating a bottom and top gated thin film transistor of claim 1 comprising forming the sidewall spacer to partially overlap the outwardly exposed top gate electrode sidewall, and wherein the electrically conductive material and resultant sidewall link comprise polysilicon.
- 6. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein both anisotropic etches are conducted without photomasking relative to the spacer and sidewall link formation, the sidewall spacer is formed to partially overlap the outwardly exposed top gate electrode sidewall, and the electrically conductive material and resultant sidewall link comprise polysilicon.
- 7. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein the step of composite etching is conducted to be selective to the bottom gate dielectric layer, the step of anisotropically etching the insulating dielectric layer including etching of the bottom gate dielectric layer to outwardly expose bottom gate electrode surface area extending outwardly beyond the outline.
- 8. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein the defining of the source and drain regions occurs after the anisotropic etching of the layer of conducting material.
- 9. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein the step of composite etching defines an opposing pair of outwardly exposed top gate electrode sidewalls and an opposing pair of body sidewalls, the method further comprising formation of two sidewall spacers and two conductive sidewall links by the respective anisotropic etching steps.
Parent Case Info
This patent resulted from a continuation-in-part application of U.S. Patent application Ser. No. 08/061,402, filed on May 12, 1993, and entitled, "Fully Planarized Thin Film Transistor (TFT) and Process to Fabricate Same", pending.
US Referenced Citations (5)
Non-Patent Literature Citations (2)
Entry |
Colinge, J. P., et al., "Silicon-On-Insulator `Gate-All-Around Device`", IEEE, IEDM 90-595-599 (1990). |
Tanaka, T. et al., "Analysis of P.sup.+ PolySi Double-Gate Thin-Film SOI MOSFETs", IEEE, IEDM 91-683-686, (1991). |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
61402 |
May 1993 |
|