The present application claims priority to Korean patent application number 10-2007-40332, filed on Apr. 4, 2007, which is incorporated by reference in its entirety.
The present invention relates to flash memory devices and, more particularly, to a method of fabricating a flash memory device in which an interference phenomenon between floating gates can be reduced.
A NAND flash memory device includes a plurality of cells for storing data, which are connected in series to form a string. A drain select transistor and a source select transistor are formed between a cell string and a drain, and the cell string and a source, respectively. In a cell of the NAND flash memory device, a stack gate of a tunnel oxide layer, a floating gate, a dielectric layer, and a control gate is formed in a specific region on a semiconductor substrate. A junction is formed at both sides of the gate.
In the NAND flash memory device, the state of the cell is influenced by an operation of peri cells. Thus, maintaining a constant state of the cell is important. A phenomenon in which the state of a cell is changed due to the operation of peri cells, in particular a program operation, is referred to as an interference phenomenon. In other words, the interference phenomenon refers to a situation where a second cell adjacent to a first cell to be programmed is programmed, and a threshold voltage higher than the threshold voltage of the first cell is read when reading the first cell due to a capacitance effect caused by a change in charges of a floating gate of the second cell. Charges of a floating gate of a read cell are not changed, but the state of an actual cell appears distorted due to a change in the state of neighboring cells. The state of the cell is changed due to this interference phenomenon, which results in an increased failure rate and a low yield. Accordingly, the interference phenomenon is minimized by maintaining a constant state of a cell.
In a fabrication process of a general NAND flash memory device, a portion of an isolation layer and a floating gate is formed by a Self-Aligned Shallow Trench Isolation (SA-STI) process. This process is described with reference to
A tunnel oxide layer 11 and a first polysilicon film 12 are formed over a semiconductor substrate 10. A specific region of the first polysilicon film 12 and the tunnel oxide layer 11 is etched. The semiconductor substrate 10 is etched to a predetermined depth, thereby forming trenches 13. The trenches are gap-filled with an insulating layer and a polishing process is performed to form isolation layers 14. A first oxide layer 15, a nitride layer 16, and a second oxide layer 17 are sequentially formed to complete a dielectric layer 18.
If the flash memory device is fabricated by the SA-STI process as described above, interference may occur between the first polysilicon films because the isolation layer is formed between the first polysilicon film, serving as a floating gate, and a neighboring first polysilicon film.
Referring to
The present invention is directed to a method of fabricating a flash memory device. After an isolation trench is formed, a bottom surface and sidewalls of the trench are gap-filled with a High Aspect Ratio Process (HARP) film having a favorable step coverage. A wet etch process is performed causing the HARP film to remain on the sidewalls of a tunnel dielectric layer, such that a wing spacer is formed. Thus, the tunnel dielectric layer can be protected and an interference phenomenon can be reduced because a control gate to be formed subsequently is located between floating gates.
In one embodiment, a method of fabricating a flash memory device, includes sequentially forming a tunnel dielectric layer, an electron storage layer, and a hard mask over a semiconductor substrate; etching the hard mask, the electron storage layer, the tunnel dielectric layer, and a part of the semiconductor substrate to form a trench; gap-filling the trench with an insulating layer; etching a top surface of the insulating layer to control an Effective Field Height (EFH), wherein the insulating layer remains on sidewalls of the tunnel dielectric layer, such that a wing spacer is formed; forming a buffer layer on a resulting surface including the wing spacers; performing a chemical mechanical polishing (CMP) process to expose a top surface of the hard mask; and removing the hard mask and the buffer layer.
The forming of the trench includes etching an isolation region of the exposed semiconductor substrate to form a first trench; forming a spacer on sidewalls of the first trench; and forming a second trench having a width, which is narrower and deeper than a width of the first trench, in the isolation region between the spacers.
The insulating layer is formed of a HARP film having a favorable step coverage, and the insulating layer is formed of a SiO2 film having a favorable step coverage.
The method further includes performing an annealing process before the wing spacer is formed after the insulating layer is formed. The annealing process is performed using N2 gas or H2gas, and is performed at a temperature range of 800 to 1000 degrees Celsius for 30 minutes to 1 hour.
The buffer layer is formed of a PSZ layer or a HSQ layer by a SOG method.
The gap-filling of the insulating layer is performed such that a bottom of the trench, which is lower than the electron storage layer, is gap-filled, and a top surface of the trench, which is at the same level as or higher than the electron storage layer, is formed on the sidewalls of the trench. A thickness the insulating layer ranges from 350 to 450 angstroms and a thickness on the sidewalls of the trench ranges from 150 to 200 angstroms.
A specific embodiment according to the present invention is described with reference to the accompanying drawings.
Referring to
Referring to
The exposed semiconductor substrate 100 of the isolation region is etched by a first etch process, thereby forming first trenches 114. Each of the first trenches 114 may have a depth corresponding to β to β of a target depth. For example, the first trench 114 may be formed by etching the semiconductor substrate 100 to a depth of 50 to 2000 angstroms. The first etch process may also be performed so that the sidewall of the first trench 114 has a slope of 85 to 90 degrees.
Referring to
Thereafter, spacers 116 are formed on the sidewalls of the first trench 114. Specifically, after an insulating layer is formed on the entire surface including the first trenches 114, a blanket etch-back process is performed to form the spacers 116 such that the insulating layer remains on the sidewalls of the first trenches 114, but is removed from the bottom surface of the first trenches 114. The insulating layer also remains on the sidewalls of the electron storage layer 104 and the isolation mask 112. Consequently, the spacers 116 are formed on the sidewalls of the first trenches 114, the electron storage layer 104 and the isolation mask 112. The insulating layer may be formed of an oxide layer, a HTO oxide layer, a nitride layer or a mixture layer thereof. The oxide layer and the HTO oxide layer are formed by an oxidization process. In the event that the spacer 116 is used as an anti-oxidization layer, the spacer 116 may comprise nitride matter. An example in which the spacer 116 is used as the anti-oxidization layer is described below. The spacer 116 may be formed to a thickness in which the bottom surface of the first trench 114 is exposed between the spacers 116 in consideration of the width of the first trench 114. For example, the spacer 116 may be formed to a thickness corresponding to β to ΒΌ of the width of the first trench 114, or to a thickness of 50 to 1000 angstroms.
Referring to
Referring to
Referring to
An annealing process is then performed to improve the film quality of the insulating layer for isolation 122. The annealing process may be performed using N2 gas or H2O gas. The annealing process may be performed at a temperature range of 800 to 1000 degrees Celsius for 30 minutes to 1 hour.
Referring to
Referring to
Referring to
Though not shown in the drawings, a dielectric layer and a conductive layer for a control gate are formed on the entire surface including the isolation layer 122.
According to an embodiment of the present invention, after an isolation trench is formed, a bottom surface and sidewalls of the trench are gap-filled with a HARP film having a favorable step coverage. A wet etch process is performed to cause the HARP film to remain on the sidewalls of a tunnel dielectric layer, such that a wing spacer is formed. Accordingly, the tunnel dielectric layer can be protected and an interference phenomenon can be reduced because a control gate to be formed subsequently is located between floating gates.
Although the foregoing description has been made with reference to a specific embodiment, it is to be understood that changes and modifications of the present invention may be made by one having ordinary skill in the art without departing from the spirit and scope of the present invention and appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2007-0040332 | Apr 2007 | KR | national |