Claims
- 1. A method of fabricating a MIS transistor, comprising the steps of:
- disposing a gate electrode on a main surface of a semiconductor substrate of a first conductivity type with a gate insulating film interposed therebetween;
- thermally oxidizing said main surface of said semiconductor substrate on which is disposed said gate electrode, whereby an oxide film is formed at least on sidewalls of said gate electrode;
- forming a lightly doped region by implanting ions at an oblique angle with respect to said main surface of said semiconductor substrate while using said gate electrode and said oxide film formed on said sidewalls of said gate electrode as a diffusion mask;
- forming a source region and a drain region, each being a second conductivity type and having an impurity concentration higher than that of said lightly doped region, by implanting ions perpendicularly to said main surface of said semiconductor substrate while using as a diffusion mask said gate electrode and said oxide film formed on said sidewalls of said gate electrode which has diffusion mask edges at positions that are identical to diffusion mask edge positions of said gate electrode and said oxide film formed on said sidewalls of said gate electrode and used as said diffusion mask in said step of forming lightly doped region.
- 2. A method as claimed in claim 1, wherein said step of forming said lightly doped region includes introducing an N-type dopant ions into said semiconductor substrate.
- 3. A method as claimed in claim 2, wherein said N-type dopant ions comprise phosphorous.
- 4. A method as claimed in claim 2, wherein said step of forming said source and drain regions includes introducing a P-type dopant ions into said semiconductor substrate.
- 5. A method as claimed in claim 4, wherein said P-type dopant ions comprise at least one selected from the group consisting of boron, BF and BF.sub.2.
- 6. A method as claimed in claim 2, wherein said step of forming said source and drain regions includes introducing an N-type dopant ions into said semiconductor substrate.
- 7. A method as claimed in claim 6, wherein said N-type dopant ions for said source and drain regions comprise arsenic.
- 8. A method as claimed in claim 1, wherein said step of forming said lightly doped region includes selecting said implanted ions to make said lightly doped region formed have said first conductivity type.
- 9. A method as claimed in claim 8, wherein said first conductivity type is an N-type and said second conductivity type is a P-type.
- 10. A method as claimed in claim 1, wherein said step of forming said lightly doped region includes selecting said implanted ions to make said lightly doped region formed have said second conductivity type.
- 11. A method as claimed in claim 10, wherein said first conductivity type is a P-type and said second conductivity type is an N-type.
- 12. A method as claimed in claim 1, wherein said step of forming said source and drain regions includes controlling said source and drain regions formed to have a depth at least equal to a depth of said lightly doped region.
- 13. A method of fabricating a MIS transistor, comprising the steps of:
- disposing a gate electrode on a main surface of a semiconductor substrate of a first conductivity type with a gate insulating film interposed therebetween;
- thermally oxidizing said main surface of said semiconductor substrate on which is disposed said gate electrode, to form an oxide film grown on said main surface of said semiconductor substrate and a top surface and sidewalls of said gate electrode;
- forming a lightly doped region by implanting ions into said semiconductor substrate through said oxide film grown on said main surface of said semiconductor substrate, said ion implanting being performed at an oblique angle with respect to said main surface of said semiconductor substrate while using said gate electrode and said oxide film grown on said sidewalls of said gate electrode as a diffusion mask;
- forming a source region and a drain region, each being a second conductivity type and having an impurity concentration higher than that of said lightly doped region, by implanting ions into said semiconductor substrate through said oxide film grown on said main surface of said semiconductor substrate, said ion implanting for forming said source and drain regions being performed perpendicularly to said main surface of said semiconductor substrate while using as a diffusion mask said gate electrode and said oxide film grown on said sidewalls of said gate electrode which has diffusion mask edges at positions that are identical to diffusion mask edge positions of said gate electrode and said oxide film formed on said sidewalls of said gate electrode used as said diffusion mask in said step of forming lightly doped region.
- 14. A method as claimed in claim 13, wherein said step of thermally oxidizing includes selecting a thickness of said oxide film grown on said sidewall of said gate electrode to have a value making an overlapping length between an effective gate electrode and said lightly doped region formed decrease.
- 15. A method as claimed in claim 13, wherein said first conductivity type is an N-type and said second conductivity type is a P-type, and wherein said step of forming said source and drain regions includes implanting as said ions BF.sub.2 ions.
- 16. A method as claimed in any one of claims 1 through 15, wherein a thickness of said oxide film on said sidewall of said gate electrode formed in said step of thermally oxidizing is selected to be approximately 100 nm.
- 17. A method of fabricating a MIS transistor, comprising the steps of:
- disposing a gate electrode on a main surface of a semiconductor substrate of a first conductivity type with a gate insulating film interposed therebetween;
- thermally oxidizing said main surface of said semiconductor substrate on which is disposed said gate electrode, whereby an oxide film is formed on sidewalls of said gate electrode;
- forming a lightly doped region by implanting ions at an oblique angle with respect to said main surface of said semiconductor substrate while using said gate electrode and said oxide film formed on said sidewalls of said gate electrode as a first diffusion mask having a first pattern;
- forming a source region and a drain region, each being a second conductivity type and having an impurity concentration higher than that of said lightly doped region, by implanting ions perpendicularly to said main surface of said semiconductor substrate while using said gate electrode and said oxide film formed on said sidewalls of said gate electrode as a second diffusion mask having a second pattern, wherein said first pattern of said first diffusion mask is identical to said second pattern of said second diffusion mask.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-125606 |
Apr 1992 |
JPX |
|
CROSS REFERENCE TO RELATED APPLICATION
This is a continuation of application No. 08/280,922, filed Jul. 26, 1994, which issued as U.S. Pat. No. 5,532,176, which is a Continuation-in-part of application Ser. No. 08/046,699, filed Apr. 16, 1993, which issued as U.S. Pat. No. 5,334,870.
US Referenced Citations (12)
Foreign Referenced Citations (8)
Number |
Date |
Country |
1-212470 |
Aug 1989 |
JPX |
1-212471 |
Aug 1989 |
JPX |
2-12960 |
Jan 1990 |
JPX |
3-138951 |
Jun 1991 |
JPX |
3-262130 |
Nov 1991 |
JPX |
4-211178 |
Aug 1992 |
JPX |
5-102180 |
Apr 1993 |
JPX |
5-299594 |
Nov 1993 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
280922 |
Jul 1994 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
46699 |
Apr 1993 |
|