Claims
- 1. A method of fabricating a field effect transistor in a surface region of a semiconductor substrate comprising the steps of
- a) providing a semiconductor substrate having a pad silicon oxide layer on a surface of the substrate,
- b) forming a silicon nitride layer over said pad silicon oxide layer,
- c) removing a portion of said silicon nitride layer to expose a surface region of said substrate,
- d) oxidizing said surface region, thereby forming an oxide layer,
- e) removing a portion of said oxide layer to form an opening and expose a portion of said surface region,
- f) implanting dopant ions through the opening in said oxide layer and forming a punchthrough stopper region spaced from said surface region,
- g) forming a gate dielectric on said portion of said surface region,
- h) depositing gate electrode material on said gate dielectric and overlying said silicon nitride layer,
- i) removing both said gate electrode material overlying said silicon nitride layer and said silicon nitride layer thereby leaving a gate electrode on said gate dielectric, and
- j) forming source and drain regions in said surface region using said gate electrode as an implantation mask for self-alignment.
- 2. The method of fabricating a MOSFET device as defined in claim 1 and further including the step of forming nitride spacers after step b).
- 3. The method of fabricating a MOSFET device as defined in claim 1 and further including the step of forming source/drain junctions and source/drain extensions.
- 4. The method of fabricating a MOSFET device as defined in claim 1 wherein step (e) includes implanting said dopant ions through said gate electrode into said surface region and forming said punchthrough stopper region self-aligned with said gate electrode.
Parent Case Info
This application is a Continuation-In-Part of application Ser. No. 08/224,363, filed Apr. 7, 1994, now U.S. Pat. No. 5,489,792, entitled for Silicon-On-Insulator Transistors Having Improved Current Characteristics and Reduced Electrostatic Discharge Susceptibility.
US Referenced Citations (23)
Foreign Referenced Citations (3)
Number |
Date |
Country |
3-54-111783 |
Sep 1979 |
JPX |
3-62-054466 |
Oct 1987 |
JPX |
4-05-283687 |
Oct 1993 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Colinge, J. P., "Reduction of Floating Substrate Effect in Thin-Film SOI MOSFETs," H-P Labs., 23rd Dec. 1985, 1 page. |
Young, K. K. et al., "Avalance-Induced Drain-Source Breakdown in SOI n-MOSFETs," IEEE Trans. Elec. Devices, vol. 35, No. 4, Apr. 1988. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
224363 |
Apr 1994 |
|