"Rugged Surface Poly-Si Electrode and Low Temperature Deposited Si.sub.3 N.sub.4 for 6.sub.4 Mbit and Beyond STC DRAM Cell," M. Yoshimaru et al., Technical Digest of IEDM, Dec. 1990, pp. 659-662. |
"A Capacitor-Over-Bit-Line (COB) Cell with a Hemispherical-Grain Storage Node for 64Mb DRAMs," M. Sakao et al., Technical Digest of IEDM, Dec. 1990, pp. 655-658. |
"A Corrugated Capacitor Cell (CCC) for Megabit Dynamic MOS Memories," H. Sunami et al., Techical Digest of IEDM, Dec. 1982, pp. 806-808. |
"Novel High Density, Stacked Capacitor MOS RAM," M. Koyanagi et al., Technical Digest of IEDM, Dec. 1978, pp. 348-351. |
"3-Dimensional Stacked Capacitor Cell for 16M and 64M DRAMS," T. Ema et al., Technical Digest of IEDM, Dec. 1988, pp. 592-595. |