Claims
- 1. A semiconductor device having an open drain input/output terminal, comprising:
a semiconductor substrate of a first conductivity type, the substrate including an open drain I/O formation area and a logic formation area; a field oxide layer formed over the semiconductor substrate to define a logic active region in the logic formation area and a open drain I/O active region in the open drain I/O formation area; a gate insulating layer formed over the logic active region and the open drain I/O active region, the gate insulating layer being thicker over the open drain I/O active region than over the logic active region; a logic gate electrode formed over the gate insulating layer in the logic active region; and an open drain I/O gate electrode formed over the gate insulating layer in the open drain I/O active region.
- 2. A semiconductor device having an open drain input/output terminal, as recited in claim 1, further comprising:
a plurality of junction regions of a second conductivity type formed in the substrate on both sides of the logic gate electrode and the open drain I/O gate electrode; a plurality of field insulating doping layers formed under the field oxide layer, the field insulating doping layers overlapping the junction regions in the logic formation part, and being spaced from the junction regions in the open drain I/O formation part; a first impurity region of the second conductivity type formed in a channel region under the open drain I/O gate electrode; and a second impurity region of the first conductivity type formed in the channel region, between the junction regions.
- 3. A semiconductor device having an open drain input/output terminal, as recited in claim 2, wherein the channel region is formed in an enhancement transistor formation area in the open drain I/O formation area.
- 4. A semiconductor device having an open drain input/output terminal, as recited in claim 1,
wherein the gate insulating layer has a multi-layered structure in the open drain I/O active region, including a first gate insulating layer and a second gate insulating layer, and wherein the gate insulating layer has a single-layered structure in the logic active region, including the second gate insulating layer.
- 5. A semiconductor device having an open drain input/output terminal, as recited in claim 4, wherein the second gate insulating layer has a thickness in the range of 100 to 140 Å.
- 6. A semiconductor device having an open drain input/output terminal, as recited in claim 4, wherein the first gate insulating layer has a thickness in the range of 90 to 150 Å.
- 7. A semiconductor device having an open drain input/output terminal, as recited in claim 4, wherein the gate electrode is formed to have one of a single-layered polysilicon structure or a multi-layered polysilicon/W-silicide structure.
- 8. A method of fabricating the semiconductor device with an open drain input/output terminal, comprising:
forming a pad oxide layer over a semiconductor substrate of a first conductivity type, the substrate including an open drain I/O formation area and a logic formation area; forming a first anti-oxidation layer over a logic active region in the logic formation area; forming a second anti-oxidation layer over an open drain I/O active region in the open drain I/O formation area; forming a photoresist pattern to surround the second anti-oxidation layer; field-ion implanting a lightly doped first conductivity type impurity ion in an exposed portion of the substrate; removing the photoresist pattern; forming a field oxide layer on the substrate in a device isolation region not covered by the first or second anti-oxidation layers by using a heat-oxidation process; removing the first and second anti-oxidation layers; removing the pad oxide layer in the logic active region and the open drain I/O active region; forming a first gate insulating layer over the substrate in the open drain I/O formation area; and forming a second gate insulating layer over the logic formation area and the open drain I/O formation area.
- 9. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 8, further comprising performing a threshold voltage controlling ion implanting process, after the step of removing the first and second anti-oxidation layers.
- 10. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 9, further comprising performing a threshold voltage controlling ion implanting process after the step of forming the first gate insulating layer.
- 11. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 8, wherein the photoresist pattern has a thickness of at least 0.4 μm from one side wall of the second anti-oxidation layer.
- 12. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 8, wherein the anti-oxide layer comprises a nitride layer.
- 13. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 8, wherein the first gate insulating layer has a thickness in the range of 90 to 110 Å.
- 14. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 8, wherein the second gate insulating layer has a thickness in the range of 130 to 140 Å.
- 15. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 8, further comprising:
forming a sacrificial oxide layer over the logic active region and the open drain I/O active region; forming a second-conductivity-type impurity region of a second conductivity type inside the substrate in the open drain I/O formation area, using a lightly doped impurity ion implanting process; and removing the sacrificial oxide layer.
- 16. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 15, wherein the step of removing the sacrificial oxide layer is performed after the step of forming the second-conductivity-type impurity region.
- 17. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 15, further comprising:
forming a gate electrode over the second gate insulating layer; forming a source/drain junction region in the substrate on both sides of the gate electrode by implanting highly doped impurity ions of the second conductivity type; and forming a first-conductivity-type impurity region of the first conductivity type in the impurity region using a lightly doped impurity ion implanting process.
- 18. A method of fabricating the semiconductor device with an open drain input/output terminal, as recited in claim 17, wherein the gate electrode has one of a single-layered polysilicon structure or a multi-layered polysilicon/W-silicide structure.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98-15974 |
May 1998 |
KR |
|
Parent Case Info
[0001] This application relies for priority upon Korean Patent Application No. 98-15974, filed on May 4, 1998, the contents of which are herein incorporated by reference in their entirety.