Claims
- 1. A method of fabricating a stacked Poly-Poly/MOS capacitor comprising the steps of:(a) forming an oxide layer on a surface of a semiconductor substrate containing a region of first conductivity-type, said oxide layer overlaying said region of first conductivity-type; (b) forming a first electrode layer so as to encapsulate exposed vertical and horizontal surfaces of said oxide layer, said first electrode layer being doped with an N or P-type dopant and serving as both a top electrode of a metal oxide semiconductor and a base electrode of a capacitor; (c) forming a dielectric layer on said first electrode layer; and (d) forming a second electrode layer on said dielectric layer, said second electrode layer being doped with the same or different dopant as the first electrode layer, and wherein at least one of said first and second electrode layers comprises SiGe.
- 2. The method of claim 1 wherein said oxid layer is formed by a deposition process selected from the group consisting of CVD, plasma-assisted CVD and sputtering.
- 3. The method of claim 1 wherein said oxide layer is formed utilizing a thermal growing process.
- 4. The method of claim 1 wherein said first electrode layer is formed utilizing a deposition process and an ion implantation step.
- 5. The method of claim 1 wherein said electrode layer is formed utilizing an in-situ doping deposition process.
- 6. The method of claim 1 wherein said dielectric layer is a high temperature oxide formed by a rapid thermal chemical vapor deposition process.
- 7. The method of claim 1 wherein said second electrode layer is formed utilizing a deposition process and an ion implantation step.
- 8. The method of claim 1 wherein said second electrode layer is formed utilizing an in-situ doping deposition process.
- 9. The method of claim 1 further comprising forming nitride spacers on at least exposed sidewalls of said dielectric layer and said second electrode layer.
- 10. The method of claim 9 wherein said nitride spacers are formed by a rapid thermal chemical vapor deposition process at a temperature of about 700° C.
- 11. The method of claim 1 further comprising a wiring step.
- 12. The method of claim 11 wherein a parallel or series wiring step is employed.
RELATED APPLICATIONS
This application is a divisional of U.S. application Ser. No. 09/551,168, filed Apr. 17, 2000 now U.S. Pat. No. 6,507,063.
US Referenced Citations (22)
Foreign Referenced Citations (1)
Number |
Date |
Country |
05211288 |
Aug 1993 |
JP |
Non-Patent Literature Citations (3)
Entry |
Wolf “Silicon Processing for the VLSI Era”, vol. 1, pp. 182-186, 198.* |
Ghandhi, “VLSI Fabrication Principles: Silicon and Gallium Arsenide”, 2nd ed, 1994, pp. 537. |
Van Zant, “Microchip Fabrication: A Practical Guide to Semiconductor Processing”, 4th ed., 2000, McGraw Hill, New York, pp. 404-405. |