Claims
- 1. A method of fabricating a thin-film transistor comprising:
- a first step of forming a transparent conductive film on a substrate;
- a second step of patterning said transparent conductive film by etching to form a source electrode and a drain electrode in a spaced-apart relation to each other;
- a third step of forming an element-containing layer by diffusing into the surface of said source and drain electrodes a Group V element such as phosphorus, arsenic, antimony or bismuth or a Group III element such as boron, aluminum or gallium;
- a fourth step of forming a semiconductor layer between and on portions of said source and drain electrodes, thereby simultaneously forming first and second ohmic contact layers between said semiconductor layer and said source and drain electrodes;
- a fifth step of forming a semiconductor layer between and on portions of said source and drain electrodes, thereby simultaneously forming first and second ohmic contact layers between said semiconductor layer and said source and drain electrodes;
- a fifth step of forming a gate insulating film on said semiconductor layer; and
- a sixth step of forming a gate electrode on said gate insulating film.
- 2. The method of fabricating a thin-film transistor according to claim 1, wherein said transparent conductive film is patterned by isotropic etching to form tapered surfaces on the opposed sides of said source and drain electrodes.
- 3. The method of fabricating a thin-film transistor according to one of claims 1 and 2, wherein in said third step said element-containing layer is formed through plasma assisted chemical vapor deposition by supplying a gas containing said Group V or III element to said substrate held at an elevated temperature and also supplying RF power.
- 4. The method of fabricating a thin-film transistor according to claim 3 wherein in said fourth step said semiconductor layer is formed as amorphous silicon through RF plasma assisted chemical vapor deposition on said substrate at an elevated temperature.
- 5. The method of fabricating a thin-film transistor according to one of claims 1 and 2, wherein in said third step Group V or III element is thermally diffused in said source and drain electrodes.
- 6. A method of fabricating a thin-film transistor comprising:
- a first step of forming a transparent conductive film on a substrate;
- a second step of patterning said transparent conductive film by isotropic etching to form a source electrode and a drain electrode having tapered side surfaces in a spaced-apart relation to each other;
- a third step of forming first and second ohmic contact layers on the entirety of said tapered side surfaces of said source and drain electrodes by diffusing a Group III or a Group V element into said tapered side surfaces;
- a fourth step of forming a semiconductor layer over said first and second ohmic contact layers on said substrate;
- a fifth step of forming a gate insulating film on said semiconductor layer; and
- a sixth step of forming a gate electrode on said gate insulating film.
Priority Claims (2)
Number |
Date |
Country |
Kind |
60-221666 |
Oct 1985 |
JPX |
|
60-221667 |
Oct 1985 |
JPX |
|
Parent Case Info
This application is a division of U.S. application Ser. No. 07/222,296 filed July 22, 1988, now U.S. Pat. No. 4,864,376, which in turn is a continuation of U.S. application Ser. No. 06/913,293 filed Sept. 30, 1986 now abandoned.
US Referenced Citations (13)
Foreign Referenced Citations (8)
Number |
Date |
Country |
0218169 |
Dec 1983 |
JPX |
0083370 |
May 1985 |
JPX |
0029977 |
Feb 1988 |
JPX |
0036574 |
Feb 1988 |
JPX |
0172469 |
Jul 1988 |
JPX |
0149473 |
Jun 1989 |
JPX |
0149478 |
Jun 1989 |
JPX |
1183853 |
Jul 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Seki, "Method of Matching the Gate to the Source-Drain Gap in a TFT", IBM Technical Disclosure Bulletin, vol. 7, No. 4, Sep. 1964, pp. 338-339. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
222296 |
Jul 1988 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
913293 |
Sep 1986 |
|