Claims
- 1. A method for manufacturing a top-gate type thin film transistor, comprising:
- forming a polycrystalline silicon layer on a substrate;
- forming a gate insulating layer on said polycrystalline silicon layer;
- forming a gate electrode on said gate insulating layer;
- introducing impurity ions into said polycrystalline silicon layer in self-alignment with said gate electrode to create source and drain regions in said polystalline silicon Layer, a channel region of said polycrystalline silicon layer being sandwiched by said source and drain regions thereof;
- forming an insulating layer on said gate electrode and over said polycrystalline silicon layer;
- perforating first and second contact holes in said insulating layer and said gate insulating layer, said first and second contact holes reaching said source and drain regions, respectively;
- forming first and second metal electrodes in said first and second contact holes, respectively, said first and second metal electrodes being coupled to said source and drain regions, respectively, said first metal electrode covering said source region and a part of said channel region, said second metal electrode covering only a part of said drain region; and
- performing hydrogen passivation upon said polycrystalline silicon layer after said first and second metal electrodes are formed, so that dangling bonds of silicon of said channel region at an interface with said gate insulating layer and dangling bonds of silicon of a part of said drain region are combined with hydrogen.
- 2. A method as set forth in claim 1, wherein said insulating layer is made of a double configuration of non-doped silicon oxide and BPSG.
- 3. A method as set forth in claim 1, wherein said hydrogen passivation step carries out said hydrogen passivation using hydrogenation by plasma discharge.
- 4. A method as set forth in claim 3, wherein said hydrogen passivation step carries out said hydrogen passivation for a time period less than approximately 30 minutes.
- 5. A method as set forth in claim 1, further comprising a step of heating said device at a temperature lower than approximately 500.degree. C. for degassing hydrogen from said polycrystalline silicon layer, after said hydrogen passivation is carried out.
- 6. A method for manufacturing a top-gate type thin film transistor, comprising:
- forming a polycrystalline silicon layer on a substrate;
- forming a gate insulating layer on said polycrystalline silicon layer;
- forming a gate electrode on said gateinsulating layer;
- introducing impurity ions into said polycrystalline silicon layer in self-alignment with said gate electrode to create source and drain regions in said polycrystalline silicon layer, a channel region of said polycrystalline silicon layer being sandwiched by said source and drain regions thereof;
- forming an insulating layer on said gate electrode and over said polycrystalline silicon layer;
- perforating first and second contact holes in said insulating layer and said gate insulating layer, said first and second contact holes reaching said source and drain regions, respectively;
- forming first and second metal electrodes in said first and second contact holes, respectively, said first and second metal electrodes being coupled to said source and drain regions, respectively; and
- performing hydrogen passivation upon said polycrystalline silicon layer after said first and second metal electrodes are formed, so that dangling bonds of silicon of said channel region at an interface with said gate insulating layer and dangling bonds of silicon of a part of said source and drain regions are combined with hydrogen;
- further comprising a step of heating said device at a temperature lower than approximately 500.degree. C. for degassing hydrogen from said polycrystalline silicon layer, after said hydrogen passivation is carried out.
- 7. A method for manufacturing a top-gate type thin film transistor, comprising:
- forming a polycrystalline silicon layer on a substrate;
- forming a gate insulating layer on said polycrystalline silicon layer;
- forming a gate electrode on said gate insulating layer;
- introducing impurity ions into said polycrystalline silicon layer in self-alignment with said gate electrode to create source and drain regions in said polystalline silicon layer, a channel region of said polycrystalline silicon layer being sandwiched by said source and drain regions thereof;
- forming a first insulating layer on said gate electrode and over said polycrystalline silicon layer;
- forming a hydrogen diffusion preventing layer on said first insulating layer, said hydrogen diffusion preventing layer covering said source region and a part of said channel region;
- forming a second insulating layer on said hydrogen diffusion preventing layer and said first insulating layer;
- perforating a first contact hole in said second insulating layer, said hydrogen diffusion preventing layer, said first insulating layer and said gate insulating layer, said first contact hole reaching said source region;
- perforating a second contact hole in said second and first insulating layers and said gate insulating layer, said second contact hole reaching said drain region;
- forming first and second metal electrodes in said first and second contact holes, respectively, said first and second metal electrodes being coupled to said source and drain regions, respectively; and
- performing hydrogen passivation upon said polycrystalline silicon layer after said first and second metal electrodes are formed, so that dangling bonds of silicon of said channel region at an interface with said gate insulating layer and dangling bonds of silicon of a part of said drain region are combined with hydrogen.
- 8. A method as set forth in claim 7, wherein said hydrogen diffusion preventing layer is made of polycrystalline silicon.
- 9. A method as set forth in claim 7, wherein said hydrogen diffusion preventing layer is made of silicon nitride.
- 10. A method as set forth in claim 7, wherein said first metal electrode covers only a part of said source region and said second metal electrode covers only a part of said drain region.
- 11. A method as set forth in claim 7, wherein said first insulating layer is made of a double configuration of non-doped silicon oxide and BPSG.
- 12. A method as set forth in claim 7, wherein said second insulating layer is made of BPSG.
- 13. A method as set forth in claim 7, wherein said hydrogen passivation step carries out said hydrogen passivation using hydrogenation by plasma discharge.
- 14. A method as set forth in claim 13, wherein said hydrogen passivation step carries out said hydrogen passivation for a time period less than approximately 30 minutes.
- 15. A method as set forth in claim 7, further comprising a step of heating said device at a temperature lower than approximately 500.degree. C. for degassing hydrogen from said polycrystalline silicon layer, after said hydrogen passivation is carried out.
- 16. A method for manufacturing a top-gate type thin film transistor, comprising:
- forming a polycrystalline silicon layer on a substrate;
- forming a gate insulating layer on said polycrystalline silicon layer;
- forming a gate electrode on said gate insulating layer;
- introducing impurity ions into said polycrystalline silicon layer in self-alignment with said gate electrode to create source and drain regions in said polystalline silicon layer, a channel region of said polycrystalline silicon layer being sandwiched by said source and drain regions thereof;
- forming a first non-doped silicon oxide layer on said gate electrode and over said polycrystalline silicon layer;
- forming an impurity-doped silicon oxide layer on said first non-doped silicon oxide layer and over said drain region and a part of said channel region;
- forming a second non-doped silicon oxide layer on said first non-doped silicon oxide layer and over said source region and the other part of said channel region;
- perforating a first contact hole in said second and first non-doped silicon oxide layers and said gate insulating layer, said first contact hole reaching said source region;
- perforating a second contact hole in said impurity-doped silicon oxide layer, said first non-doped silicon oxide layer and said gate insulating layer, said second contact hole reaching said drain region;
- forming first and second metal electrodes in said first and second contact holes, respectively, said first and second metal electrodes being coupled to said source and drain regions, respectively; and
- performing hydrogen passivation upon said polycrystalline silicon layer after said first and second metal electrodes are formed, so that dangling bonds of silicon of said channel region at an interface with said gate insulating layer and dangling bonds of silicon of a part of said source and drain regions are combined with hydrogen.
- 17. A method as set forth in claim 16, wherein said first metal electrode covers only a part of said source region and said second metal electrode covers only a part of said drain region.
- 18. A method as set forth in claim 16, wherein said hydrogen passivation step carries out said hydrogen passivation using hydrogenation by plasma discharge.
- 19. A method as set forth in claim 18, wherein said hydrogen passivation step carries out said hydrogen passivation for a time period less than approximately 30 minutes.
- 20. A method as set forth in claim 16, further comprising a step of heating said device at a temperature lower than approximately 500.degree. C. for degassing hydrogen from said polycrystalline silicon layer, after said hydrogen passivation is carried out.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-287737 |
Nov 1994 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/561,334 filed Nov. 21, 1995, now U.S. Pat. No. 5,693,961.
US Referenced Citations (4)
Foreign Referenced Citations (11)
Number |
Date |
Country |
A59-2352 |
Jan 1984 |
JPX |
A59-21064 |
Feb 1984 |
JPX |
A59-204275 |
Nov 1984 |
JPX |
A60-175458 |
Sep 1985 |
JPX |
2-7420 |
Jan 1990 |
JPX |
2-14568 |
Jan 1990 |
JPX |
A272669 |
Mar 1990 |
JPX |
2-234437 |
Sep 1990 |
JPX |
A5218430 |
Aug 1993 |
JPX |
A5243273 |
Sep 1993 |
JPX |
A8124872 |
May 1996 |
JPX |
Non-Patent Literature Citations (2)
Entry |
I-Wei Wu, et al., "Effects of Trap-State Density Reduction by Plasma Hydrogenation in Low-Temperature Polysilicon TFT", IEEE Electron Device Letters, vol. 10, No. 3, Mar. 1989, pp. 123-125. |
I-Wei Wu, et al., "Performance of Polysilicon TFT Digital Circuits Fabricated with Various Processing Techniques and Device Architectures", SID 90 Digest, 1990, pp. 307-310 no month. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
561334 |
Nov 1995 |
|