Y. Okada et al., "An Advanced Bipolar-MOS-I.sup.2 L Technology with a Thin Epitaxial Layer for Analog-Digital VLSI," IEEE Transactions on Electron Devices (1985), ED-32(2):232-236. |
Y. Nishio et al., "A Subnanosecond Low Power Advanced Bipolar--CMOS Gate Array," Proceedings of the IEEE International Conference on Computer Design (1984), pp. 428-433. |
A. R. Alvarez et al., "2 Micron Merged Bipolar-CMOS Technology," International Electron Devices Meeting, Technical Digest (1984), pp. 761-764. |
F. Walczyk et al., "A Merged CMOS/Bipolar VLSI Process," International Electron Devices Meeting, Technical Digest (1983), pp. 59-62. |
Abstracts of technical articles referencing both bipolar and CMOS transistors. |
Abstracts on non-U.S. patents referencing both bipolar and CMOS transistors. |
F. Rausch et al., "An Analog BIMOS Technology," Extended Abstracts of the 18th Conference on Solid State Devices and Materials, Tokyo, 1986, pp. 65-68. |
K. Ogiue et al., "A 13ns/500mW 64Kb ECL RAM," 1986 IEEE International Solid-State Circuits Conference, Digest of Technical Papers, pp. 212-213, 353. |
J. Manoliu et al., "High-Density and Reduced Latchup Susceptibility CMOS Technology for VLSI," IEEE Electron Device Letters (1983), EDL-R(7):233-235. |
F. Rausch et al., "An Analog BIMOS Technology," 18th (1986 International) Conference on Solid State Devices and Materials, Tokyo, pp. 65-68. |