1. Field of the Invention
The present invention relates to a method of fabricating a semiconductor device and a structure formed therefrom, and more particularly to a method of fabricating an inductor and a structure formed therefrom.
2. Description of the Related Art
In integrated circuits, inductors are very important devices. The inductors are usually circular or rectangular spiral metal wires and widely used in different applications. For high-frequency devices, they require high performance of inductors which means that they have high quality factors. For example, in wireless communication, the quality factor (Q) of inductors should have about 60. The definition of quality factor is represented by the following formula:
Q=ω0L/R (1)
Wherein ω0 is the resonant angular frequency of the inductor, R is the resistance of the inductor and L is the inductance of the inductor.
From formula (a), when L is fixed, quality value will increase with respect to the increase of the resonant angular frequency or the decrease of the resistance, wherein the resistance is proportional to the square of the current density. Therefore, one method of enhancing the quality factor is to increase the cross-sectional area of the metal wires for reducing the current density therein. The method can reduce the resistance of the metal wires and increase the quality factor.
Therefore, in semiconductor devices the high quality factor can be achieved by increasing the width of the metal lines. However, if the width of the metal lines is too large, charges will accumulate at the corners of the metal lines and the current density therefore cannot be reduced. Accordingly, the quality factor of the inductor cannot be enhanced. Therefore, the quality factor generated from the prior art semiconductor process is about 10.
In addition, most of the inductors are formed under the protection layer of a chip and near to the substrate, usually smaller than 10 μm. Therefore, in the application of the high-frequency devices the substrate becomes a conductor and consumes most of energy. Accordingly, the performance of the inductors deteriorates.
Although prior art proposed a three-dimensional structure comprising metal lines, vias and metal lines, the inductor is still too close to the substrate. Moreover, because of the process restriction, the via pattern cannot be formed as that of the metal lines and just forms a plurality of plugs between the metal lines. Therefore, the quality factor can be improved. Accordingly, lots of attention is paid in improving the quality factor and performance of inductors.
Therefore, an object of the present invention is to provide a method of fabricating an inductor which reduces the resistance of the inductor and improves the quality factor thereof without additional processes.
Another object of the present invention is to provide an inductor which is more distant from a substrate for reducing the interference resulting therefrom and improving efficacy of the chip.
The other object of the present invention is to provide an inductor having a multi-layer structure and a uniform thickness for enhancing the quality factor thereof.
The present invention discloses a method of fabricating an inductor formed on a substrate having at least one first dielectric layer thereon, the method comprising: forming a patterned first metal layer and a first inductor pattern within the first dielectric layer; forming a patterned second dielectric layer on the first dielectric layer for covering the first metal layer, the first inductor pattern and the first dielectric layer, the second dielectric layer having pluralities of first openings and second openings, wherein the first openings expose the first metal layer and the second openings expose the first inductor pattern; filling a metal within the first openings and the second openings for forming a second metal layer within the first openings and a second inductor pattern within the second openings, wherein the second metal layer electrically connects with the first metal layer and the second inductor pattern electrically connects with the first inductor pattern; and forming a patterned third metal layer on the second metal layer and a third inductor pattern on the second inductor pattern, wherein the third metal layer electrically connects with the second metal layer, the third inductor pattern electrically connects with the second inductor pattern, and the first inductor pattern, the second inductor pattern is similar to the third inductor pattern.
From the method described above, the present invention uses the multi-layer inductor pattern structure for increasing the thickness of the inductor. Therefore, the resistance of the inductor is reduced and the quality factor is increased. Moreover, the present invention is simply to fabricate the inductor without additional processes.
The present invention discloses an inductor having at least one planarized dielectric layer thereon, which comprises: a first inductor pattern, a second inductor pattern and a third inductor pattern, wherein the first inductor pattern is formed within the dielectric layer, the second inductor pattern is formed on the first inductor pattern and electrically connecting therewith and the third inductor pattern is formed on the second inductor pattern and electrically connecting therewith. The first inductor pattern, the second inductor pattern is similar to the third inductor pattern.
From the method and the structure described above, the first inductor pattern, the second inductor pattern and the third inductor pattern are simultaneously from with the upmost metal layer, metal plugs and metal pads, respectively.
In the method and the structure described above, the first inductor pattern, the second inductor pattern and the third inductor pattern constitute a three-dimensional inductor structure. As to a symmetric inductor, the inductor has an overlapping area. In order to avoid shortage within the inductor, the first inductor pattern does not connect with the third inductor pattern via the second inductor pattern at the overlapping area.
The present invention also discloses another method of fabricating an inductor formed on a substrate having at least one first dielectric layer thereon, the method comprising: forming a patterned first metal layer and a first inductor pattern within the first dielectric layer; forming a patterned second dielectric layer on the first dielectric layer for covering the first metal layer, the first inductor pattern and the first dielectric layer, the second dielectric layer having pluralities of first openings and second openings, wherein the first openings expose the first metal layer and the second openings expose the first inductor pattern; and forming a second metal layer filling the first openings and on the second dielectric layer and forming a second inductor pattern filling the second openings and on the second dielectric layer, wherein the second metal layer electrically connects with the first metal layer and the second inductor pattern electrically connects with the first inductor pattern.
From the method described above, the first inductor pattern, the second inductor pattern and the third inductor pattern are simultaneously formed with the upmost metal layer, metal plugs and metal pads, respectively. The metal plugs and metal pads are formed by the same deposition, lithography and etching processes.
In the method described above, the first inductor pattern and the second inductor pattern constitute a three-dimensional inductor structure. As to a symmetric inductor, the inductor has an overlapping area. In order to avoid shortage within the inductor, the first inductor pattern does not connect with the second inductor pattern at the overlapping area.
From the method and the structure described above, the present invention uses a multi-layer inductor pattern structure to increase the thickness of the metal wire, to reduce the resistance of the inductor, to enhance the quality factor and to improve the quality of the inductor.
In addition, each layer of the multi-layer inductor pattern structure of the present invention has similar pattern; therefore, the inductor has a uniform thickness and enhances the quality factor.
Additionally, the inductor and the metals pads can be formed together, which is more distant from the substrate than the prior art inductor; therefore, the interference resulting from the substrate to the inductor can be reduced and the chip performance is improved.
Moreover, the process is simplified because the metal plugs and metal pads are formed by the same deposition, lithography and etching processes.
Furthermore, because the inductors with respect to the metal plugs and metal pads have the same material, the contact resistance resulting from application of different materials can be avoided and the quality factor of the inductor is improved.
In order to make the aforementioned and other objects, features and advantages of the present invention understandable, preferred embodiments accompanied with figures are described in detail below.
Referring to
A patterned metal layer 104a and an inductor pattern 104b are then formed within the dielectric layer 102, wherein the top view of the inductor pattern 104b is shown as
Additionally, the material of the patterned metal layer 104a and an inductor pattern 104b is, for example, copper and formed, for example, by a damascene process. First, openings (not shown) are formed within the dielectric layer 102. Metal is then filled therein for forming the patterned metal layer 104a and an inductor pattern 104b.
Referring to
Additionally, the method of forming the dielectric 106 is, for example, by forming a dielectric layer (not shown) for covering the metal layer 104a, the inductor pattern 104b and the dielectric layer 102. Then, the dielectric layer 106 is planarized by CMP. The pattern of the dielectric layer is defined by lithography and etching processes for forming the openings 108a and 108b therein.
It should be noted that in order to avoid shortage of the inductor, openings 108b are not formed in areas 101 and 103 when they are formed within the dielectric layer 106. It means that the top inductor pattern (not shown) does not contact the inductor pattern 104b in areas 101 and 103 through the middle inductor pattern (not shown). Except of the areas 101 and 103, the contour of the openings 108b is similar to the inductor pattern 104b.
Referring to
In addition, the method of forming the inductor pattern 110b and the metal layer 110a is, for example, by forming a metal layer (not shown), which is, for example, tungsten and formed, for example, by low-pressure chemical vapor deposition (LPCVD) or sputtering. Then, planarization is performed for removing portions of metal outside the openings 108a and 108b. The metal layer 110a and the inductor pattern 110b therefore are formed. Accordingly, the metal layer 110a and the inductor pattern 110b are formed in the same process.
Moreover, the inductor 110b shown in
Referring to
In addition, the metal layer 112a and the inductor pattern 112b are, for example, aluminum. The method is, for example, by forming a metal layer (not shown) on the dielectric layer 106, which is, for example, formed, by physical vapor deposition (PVD). Then, lithography and etching processes are performed for forming the metal layer 112a and the inductor pattern 112b. Accordingly, the metal layer 112a and the inductor pattern 112b therefore are formed in the same process.
Moreover, the inductor 112b shown in
It should be noted that the inductor patterns 112b, 110b and 104b constitute a three-dimensional inductor structure as shown in
Additionally, the present invention is not limited to steps described above. The metal layers 110a and 112a and the inductor patterns 110b and 112b can be formed by dual-damascene process.
From the method described above, the present invention uses a multi-layer inductor pattern structure to increase the thickness of the metal wire, to reduce the resistance of the inductor, to enhance the quality factor and to improve the quality of the inductor. Moreover, no extra process is required in the present invention.
In the method of the present invention, the openings 108b of the inductor pattern 110b can be formed with the openings 108a simultaneously. Because the openings 108a and 108b are at the top layer of the interconnect structure, the process restriction is reduced and the openings 108b is similar to the inductor 104b.
Following are the descriptions of the inductor formed from the method described above. Referring to
The inductor of the present invention is formed on a substrate 100 having at least one dielectric layer 102 thereon. The inductor comprises three inductor patterns 104b, 110b and 112b.
The inductor pattern 104b is formed on the dielectric layer 102 as shown in
The inductor pattern 110b is formed on the pattern inductor 104b as shown in
In addition, the inductor pattern 112b is formed on the pattern inductor 110b as shown in
Additionally, the inductor patterns 104b, 110b and 112b constitute a three-dimensional inductor structure as shown in
Referring to
A patterned metal layer 204a and an inductor pattern 204b are then formed within the dielectric layer 202, wherein the top view of the inductor pattern 204b is shown as
Additionally, the material of the patterned metal layer 204a and an inductor pattern 204b is, for example, copper and formed, for example, by a damascene process. First, openings (not shown) are formed within the dielectric layer 202. Metal is then filled therein for forming the patterned metal layer 204a and an inductor pattern 204b.
Referring to
Additionally, the method of forming the dielectric 206 is, for example, by forming a dielectric layer (not shown) for covering the metal layer 204, the inductor pattern 104b and the dielectric layer 202. Then, the dielectric layer 206 is planarized by CMP. The pattern of the dielectric layer is defined by lithography and etching processes for forming the openings 208a and 208b therein.
Referring to
The inductor pattern can be deemed as a single inductor pattern or be composed of the inductor pattern 212b of the openings 208b and the inductor pattern 214b on the dielectric layer 206 as described in first embodiment. Because the openings 208b has similar pattern as that of the inductor pattern 204b, the inductor patterns 212b, 214b and 204b have similar pattern.
In addition, the metal layer 210a and the inductor pattern 210b are, for example, aluminum. The method is, for example, by forming a metal layer (not shown) on the dielectric layer 206, which is, for example, formed, by physical vapor deposition (PVD). Then, lithography and etching processes are performed for forming the metal layer 210a (212a and 214a) and the inductor pattern 210b (212b and 214b). Accordingly, the metal layer 210a and the inductor pattern 210b therefore are formed in the same process.
Similarly, the present invention uses a multi-layer inductor pattern structure to increase the thickness of the metal wire, to reduce the resistance of the inductor, to enhance the quality factor and to improve the quality of the inductor. Moreover, no extra process is required in the present invention.
In the method of the present invention, the openings 208b of the inductor pattern 210b can be formed with the openings 208a simultaneously. Because the openings 208a and 208b are at the top layer of the interconnect structure, the process restriction is reduced and the openings 208b and the inductor 204b have similar pattern.
Moreover, in the embodiment the metal layers 212a and 214a and the inductor patterns 212b and 214b can be formed during the same deposition, lithography and etching processes; therefore, this embodiment is more simplified than the first embodiment. In addition, because the inductor patterns 212b and 214b have the same material, the contact resistance thereof is reduced and quality factor is enhanced. Moreover, the inductor pattern 212b can be aluminum. Compared with tungsten used in the first embodiment, the contact resistance thereof s reduced and quality factor is enhanced.
Following are the descriptions of the inductor formed from the method described above. Referring to
The inductor of the present invention is formed on a substrate 200 having at least one dielectric layer 202 thereon. The inductor comprises three inductor patterns 204b and 210b.
The inductor pattern 204b is formed on the dielectric layer 202 as shown in
In addition, the inductor pattern 210b is formed on the pattern inductor 204b as shown in
Of course, the layout of the inductor is not limited to the symmetric circular-spiral type shown in
Moreover, in the symmetric circular-spiral inductor of the first embodiment the first, second and third inductor patterns are formed by different deposition processes. However, the present invention is not limited thereto. In the inductor of the first embodiment, the second and third inductor patterns can be formed during the same deposition, lithography and etching processes as those of the second embodiment. In other words, any type of inductor can be formed by the method of the first embodiment or the second embodiment.
Accordingly, the present invention uses a multi-layer inductor pattern structure to increase the thickness of the metal wire, to reduce the resistance of the inductor, to enhance the quality factor and to improve the quality of the inductor.
Moreover, each layer of the multi-layer inductor structure of the present invention has similar pattern for forming a uniform thickness thereof and enhancing the quality factor.
Furthermore, the inductor and the metals pads can be formed together, which is more distant from the substrate than the prior art inductor; therefore, the interference resulting from the substrate to the inductor can be reduced and the chip performance is improved.
Moreover, the process is simplified because the metal plugs and metal pads are formed by the same deposition, lithography and etching processes.
Furthermore, because the inductors with respect to the metal plugs and metal pads have the same material, the contact resistance resulting from application of different materials can be avoided and the quality factor of the inductor is improved.
Although the present invention has been described in terms of exemplary embodiments, it is not limited thereto. Rather, the appended claims should be constructed broadly to include other variants and embodiments of the invention which may be made by those skilled in the field of this art without departing from the scope and range of equivalents of the invention.
Number | Name | Date | Kind |
---|---|---|---|
6395637 | Park et al. | May 2002 | B1 |
6486765 | Katayanagi | Nov 2002 | B1 |
6650220 | Sia et al. | Nov 2003 | B1 |
6894598 | Heima | May 2005 | B1 |
20030146816 | Furumiya et al. | Aug 2003 | A1 |
Number | Date | Country | |
---|---|---|---|
20050212641 A1 | Sep 2005 | US |