Claims
- 1. A method comprising:
establishing a first threshold voltage for an NMOS transistor and a second different threshold voltage for a PMOS transistor in a CMOS circuit; and modifying the threshold voltage of the NMOS transistor and the threshold voltage of the PMOS transistor with a single masking operation and implant.
- 2. The method of claim 1, wherein establishing a first threshold voltage and second threshold voltage comprises implanting to set the threshold voltages with a halo implant.
- 3. The method of claim 1, further comprising:
establishing the first threshold voltage with a halo implant of one of the group consisting of boron and boron diflouride.
- 4. The method of claim 1, further comprising:
establishing the second threshold voltage with a halo implant of one of the group consisting of arsenic, phosphorous and antimony.
- 5. The method of claim 1, further comprising:
implanting such that the first threshold voltage NMOS transistor is enhanced, and the second threshold voltage is compensated with a single halo implant of one of the group comprising boron and boron difluoride.
- 6. The method of claim 1, further comprising:
implanting such that the first threshold voltage is enhanced, and the second threshold voltage is compensated with a single halo implant of one of the group comprising arsenic, phosphorous and antimony.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of U.S. application Ser. No. 10/038,216, filed Jan. 2, 2002, entitled “A Method of Fabricating MOSFET Transistors with Multiple Threshold Voltages by Halo Compensation and Masks.”
Continuations (1)
|
Number |
Date |
Country |
Parent |
10038216 |
Jan 2002 |
US |
Child |
10426221 |
Apr 2003 |
US |