Claims
- 1. An apparatus comprising:
a MOSFET circuit having duel threshold voltage NMOS and PMOS transistors wherein the threshold voltage of a low threshold NMOS transistor is set with a first halo implant, a threshold voltage of a high threshold voltage PMOS transistor is set with a second halo implant, and, a threshold voltage of a high threshold voltage NMOS transistor is enhanced while, a threshold voltage of a low threshold voltage PMOS transistor is compensated with a third halo implant.
- 2. The apparatus of claim 1, wherein the threshold voltage of the low threshold voltage NMOS transistor is set with an implantation comprising an implanted material comprising one of the group consisting of arsenic, phosphorous and antimony.
- 3. The apparatus of claim 1, wherein the threshold voltage of the high threshold voltage PMOS transistor is set with an implantation comprising an implanted material comprising one of the group consisting of boron and boron difluoride.
- 4. The apparatus of claim 1, wherein the threshold voltage of the high threshold voltage NMOS transistor is enhanced, and the threshold voltage of the low threshold voltage PMOS transistor is compensated, with an implantation comprising an implanted material comprising one of the group consisting of arsenic, phosphorous and antimony.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of Application Ser. No. 10/038,216, filed Jan. 2, 2002, entitled “A Method of Fabricating MOSFET Transistors with Multiple Threshold Voltages by Halo Compensation and Masks.”
Divisions (1)
|
Number |
Date |
Country |
Parent |
10038216 |
Jan 2002 |
US |
Child |
10426440 |
Apr 2003 |
US |