Claims
- 1. An MOS semiconductor device comprising a source/drain, a surface of which is covered with a metallic silicide layer having an average thickness t formed by reacting an Si substrate with a metallic layer adhered to the surface of said Si substrate, wherein a dopant concentration in said source/drain region at a depth of 2t or more from a surface of said Si substrate is 1×1020 atoms/cm3.
- 2. An MOS semiconductor device according to claim 1, wherein said metallic silicide formed over the surface of said source/drain is a cobalt silicide layer.
- 3. An MOS semiconductor device according to claim 2, wherein a junction depth of said source/drain is 4t or more.
- 4. An MOS semiconductor device according to claim 1, wherein a junction depth of said source/drain is 4t or more.
- 5. An MOS semiconductor device comprising a source/drain region, a surface of which is covered with a cobalt silicide layer formed by reacting an Si substrate with a Co layer adhered to the surface of said Si substrate, wherein a junction leakage electric current density on application of 5 V is 1×10−13 A/um2 or less.
- 6. An MOS semiconductor device comprising a source/drain region, a surface of which is covered with a cobalt silicide layer formed by reacting an Si substrate with a Co layer adhered to the surface of said Si substrate, wherein a junction leakage electric current density on application of 5 V is 5×10−14 A/um2 or less.
- 7. A semiconductor device comprising:
a gate electrode of an MISFET, formed over a main surface of a first semiconductor region of a first conductivity type formed in a semiconductor body; a side wall spacer formed on a side surface of said gate electrode; second semiconductor regions having a second conductivity type opposite to said first conductivity type and formed in said first semiconductor region such that a channel forming region of said MISFET is formed between said second semiconductor regions; third semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said third semiconductor regions, wherein said third semiconductor regions include a first impurity; fourth semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said fourth semiconductor regions, wherein said fourth semiconductor regions include a second impurity different from said first impurity; and a cobalt silicide layer formed in said third semiconductor regions, wherein said third and fourth semiconductor regions are formed in self-alignment with said side wall spacer such that an impurity concentration of said third semiconductor regions is greater than an impurity concentration of said fourth semiconductor regions and such that a junction depth of said fourth semiconductor regions is greater than a junction depth of said third semiconductor regions.
- 8. A semiconductor device according to claim 7, wherein said first impurity is arsenic, and wherein said second impurity is phosphorus.
- 9. A semiconductor device according to claim 8, wherein said second semiconductor regions are formed in self-alignment with said gate electrode and include arsenic.
- 10. A semiconductor device according to claim 7, wherein a junction depth of said third semiconductor regions is greater than a junction depth of said second semiconductor regions.
- 11. A semiconductor device comprising:
a gate electrode of an MISFET, formed over a main surface of a first semiconductor region of a first conductivity type formed in a semiconductor body; a side wall spacer formed on a side surface of said gate electrode; second semiconductor regions having a second conductivity type opposite to said first conductivity type and formed in said first semiconductor region such that a channel forming region of said MISFET is formed between said second semiconductor regions; third semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said third semiconductor regions, wherein said third semiconductor regions include a first impurity; fourth semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said fourth semiconductor regions, wherein said fourth semiconductor regions include a second impurity different from said first impurity; and a cobalt silicide layer formed in said third semiconductor regions, wherein said third and fourth semiconductor regions are formed in self-alignment with said side wall spacer such that an impurity concentration of said third semiconductor regions is greater than an impurity concentration of said fourth semiconductor regions and such that a junction depth of said fourth semiconductor regions is greater than a junction depth of said third semiconductor regions, and wherein said cobalt silicide layer has an average thickness t such that a junction depth of said fourth semiconductor regions is greater than 4×t.
- 12. A semiconductor device according to claim 11, wherein the average thickness t of said cobalt silicide layer is such that an impurity concentration of said third semiconductor regions at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1×1020/cm3.
- 13. A semiconductor device according to claim 12, wherein a junction depth of said third semiconductor regions is greater than a junction depth of said second semiconductor regions.
- 14. A semiconductor device comprising:
a gate electrode of an MISFET, formed over a main surface of a first semiconductor region of a first conductivity type formed in a semiconductor body; a side wall spacer formed on a side surface of said gate electrode; second semiconductor regions having a second conductivity type opposite to said first conductivity type and formed in said first semiconductor region such that a channel forming region of said MISFET is formed between said second semiconductor regions; third semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said third semiconductor regions, wherein said third semiconductor regions include a first impurity; fourth semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said fourth semiconductor regions, wherein said fourth semiconductor regions include a second impurity different from said first impurity; and a cobalt silicide layer formed in said third semiconductor regions, wherein said third and fourth semiconductor regions are formed in self-alignment with said side wall spacer such that an impurity concentration of said third semiconductor region is greater than an impurity concentration of said fourth semiconductor region and such that a junction depth of said fourth semiconductor region is greater than a junction depth of said third semiconductor region, and wherein said cobalt silicide layer has an average thickness t such that an impurity concentration of said third semiconductor region at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1 ×1020 /cm.
- 15. A semiconductor device according to claim 14, wherein a junction depth of said third semiconductor regions is greater than a junction depth of said second semiconductor regions.
- 16. A semiconductor device comprising:
a gate electrode of an MISFET, formed over a main surface of a first semiconductor region of a first conductivity type formed in a semiconductor body; a side wall spacer formed on a side surface of said gate electrode; second semiconductor regions having a second conductivity type opposite to said first conductivity type and formed in said first semiconductor region such that a channel forming region of said MISFET is formed between said second semiconductor regions, wherein said second semiconductor regions include arsenic; third semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said third semiconductor regions, wherein said third semiconductor region includes arsenic; fourth semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said fourth semiconductor regions, wherein said fourth semiconductor regions include phosphorus; and a cobalt silicide layer formed in said third semiconductor regions, wherein said third and fourth semiconductor regions are formed in self-alignment with said side wall spacer such that an impurity concentration of said third a semiconductor region is greater than an impurity concentration of said fourth semiconductor region and such that a junction depth of said fourth semiconductor region is greater than a junction depth of said third semiconductor region.
- 17. A semiconductor device according to claim 16, wherein said cobalt silicide layer has an average thickness t such that a junction depth of said fourth semiconductor regions is greater than 4×t.
- 18. A semiconductor device according to claim 16, wherein said cobalt silicide layer has an average thickness t such that an impurity concentration of said third semiconductor regions at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1×1020/cm3.
- 19. A semiconductor device according to claim 16, wherein a junction depth of said third semiconductor regions is greater than a junction depth of said second semiconductor region.
- 20. A semiconductor device comprising:
a gate electrode of an MISFET, formed over a main surface of a first semiconductor region of a first conductivity type formed in a semiconductor body; a side wall spacer formed on a side surface of said gate electrode; second semiconductor regions having a second conductivity type opposite to said first conductivity type and formed in said first semiconductor region such that a channel forming region of said MISFET is formed between said second semiconductor regions; third semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said third semiconductor regions, wherein said third semiconductor regions are formed by introducing a first impurity in self-alignment with said side wall spacer; fourth semiconductor regions having said second conductivity type and formed in said first semiconductor region such that said second semiconductor regions are formed between said fourth semiconductor regions, wherein said fourth semiconductor regions are formed by introducing a second impurity in self-alignment with said side wall spacer; and a metal silicide layer formed in said third semiconductor regions, wherein said third and fourth semiconductor regions are formed in self-alignment with said side wall spacer such that an impurity concentration of said third semiconductor region is greater than an impurity concentration of said fourth semiconductor region and such that a junction depth of said fourth semiconductor region is greater than a junction depth of said third semiconductor region.
- 21. A semiconductor device according to claim 20, where said first impurity is arsenic, and said second impurity is phosphorus.
- 22. A semiconductor device according to claim 20, wherein said metal silicide layers are cobalt silicide layers.
- 23. A semiconductor device according to claim 20, wherein said second semiconductor regions are formed by introducing a third impurity, different from said first impurity and said second impurity, in self-alignment with said gate electrode.
- 24. A semiconductor device according to claim 20, wherein a junction depth of said third semiconductor region is greater than a junction depth of said second semiconductor region.
- 25. A semiconductor device according to claim 20, wherein said metal silicide layer has an average thickness t such that a junction depth of said fourth semiconductor region is greater than 4×t.
- 26. A semiconductor device according to claim 20, wherein said metal silicide layer has an average thickness t such that an impurity concentration of said third semiconductor region at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1 ×120/cm3.
- 27. A semiconductor device comprising:
a gate electrode of an MISFET and a side wall spacer formed over a main surface of a first semiconductor region of a first conductivity type formed in a semiconductor body; a second semiconductor region having a second conductivity type opposite to said first conductivity type and formed in said first semiconductor region, wherein said second semiconductor region is formed by introducing a first impurity in self-alignment with said side wall spacer; a third semiconductor region having said second conductivity type and formed in said first semiconductor region, wherein said third semiconductor region is formed by introducing a second impurity in self-alignment with said side wall spacer; and a cobalt silicide layer formed in said second semiconductor region, wherein said second and third semiconductor regions serve as a source or drain region of said MISFET, and wherein said second and third semiconductor regions are formed in self-alignment with said side wall spacer such that an impurity concentration of said second semiconductor region is greater than an impurity concentration of said third semiconductor region and such that a junction depth of said third semiconductor region is greater than a junction depth of said second semiconductor region.
- 28. A semiconductor device according to claim 27, wherein said cobalt silicide layer has an average thickness t such that a junction depth of said third semiconductor region is greater than 4×t.
- 29. A semiconductor device according to claim 27, wherein said cobalt silicide layer has an average thickness t such that an impurity concentration of said second semiconductor region at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1×1020/cm3.
- 30. A semiconductor device according to claim 27, wherein said first impurity is arsenic, and said second impurity is phosphorus.
- 31. A semiconductor device comprising:
a gate electrode of an MISFET and a side wall spacer formed over a main surface of a first semiconductor region of a first conductivity type formed in a semiconductor body; a second semiconductor region having a second conductivity type opposite to said first conductivity type and formed in said first semiconductor region, wherein said second semiconductor region includes a first impurity; a third semiconductor region having said second conductivity type and formed in said first semiconductor region, wherein said third semiconductor region includes a second impurity different from said first impurity; and a cobalt silicide layer formed in said second semiconductor region, wherein said second and third semiconductor regions serve as a source or drain region of said MISFET, and wherein said second and third semiconductor regions are formed in self-alignment with said side wall spacer such that an impurity concentration of said second semiconductor region is greater than an impurity concentration of said third semiconductor region and such that a junction depth of said third semiconductor region is greater than a junction depth of said second semiconductor region.
- 32. A semiconductor device according to claim 31, wherein said cobalt silicide layer has an average thickness t such that a junction depth of said third semiconductor region is greater than 4×t.
- 33. A semiconductor device according to claim 31, wherein said cobalt silicide layer has an average thickness t such that an impurity concentration of said second semiconductor region at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1×1020/cm3.
- 34. A semiconductor device according to claim 31, wherein said first impurity is arsenic, and said second impurity is phosphorus.
Parent Case Info
[0001] This application is a Divisional application of application Ser. No. 09/486,899, filed Mar. 3, 2000, which is a national stage application filed under 35 USC 371 of International (PCT) Application No. PCT/JP97/03328, filed Sept. 19, 1997.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09486899 |
Mar 2000 |
US |
Child |
09910796 |
Jul 2001 |
US |