Claims
- 1. A method of fabricating a semiconductor device comprising the steps of:
providing a series of layers formed on a substrate, said layers including a first plurality of layers comprising n-type dopant material, a second plurality of layers that form a p-type modulation doped quantum well structure, and a third plurality of layers including at least one layer comprising n-type dopant material, wherein said first plurality of layers includes an n-type ohmic contact layer and a first etch stop layer for contacting said n-type ohmic contact layer; performing an etching operation that automatically stops at said first etch stop layer; removing remaining portions of said first etch stop layer to expose first areas of said n-type ohmic contact layer; and depositing a first metal layer on said first areas of said n-type ohmic contact layer to form an electrode of said semiconductor device.
- 2. A method of fabricating a semiconductor device according to claim 1, wherein:
said fist etch stop layer is made sufficiently thin to permit current tunneling.
- 3. A method of fabricating a semiconductor device according to claim 1, wherein:
said third plurality of layers forms an n-type modulation doped quantum well structure.
- 4. A method of fabricating a semiconductor device according to claim 3, wherein:
said series of layers further comprises a fourth plurality of layers comprising p-type dopant material, said fourth plurality of layers including a p-type ohmic contact layer.
- 5. A method of fabricating a semiconductor device according to claim 4, wherein:
said fourth plurality of layers includes a second etch stop layer for contacting said n-type modulation doped quantum well structure.
- 6. A method of fabricating a semiconductor device according to claim 5, further comprising:
performing an etching operation that automatically stops at said second etch stop layer; removing remaining portions of said second etch stop layer to expose second areas of a layer thereunder; implanting n-type ions in said second areas to form at least one n-type implant region that is operably coupled to said n-type modulation doped quantum well structure; and depositing at least one metal layer on said n-type implant region to form an electrode of said semiconductor device that is operably coupled to said n-type modulation doped quantum well structure.
- 7. A method of fabricating a semiconductor device according to claim 5, wherein:
said second etch stop layer is sufficiently thin to permit current tunneling.
- 8. A method of fabricating a semiconductor device according to claim 5, wherein:
said series of layers further comprises
a first plurality of undoped spacer layers disposed between said first plurality of layers and said second plurality of layers, a second plurality of undoped spacer layers disposed between said second plurality of layers and said third plurality of layers, and a third plurality of undoped spacer layers disposed between said third plurality of layers and said fourth plurality of layers.
- 9. A method of fabricating a semiconductor device according to claim 8, wherein:
said first plurality of undoped spacer layers and said third plurality of undoped spacer layers each include a thin capping layer.
- 10. A method of fabricating a semiconductor device according to claim 9, further comprising:
performing an etching operation that exposes third areas of a layer between said n-type modulation doped quantum well structure and said p-type modulation doped quantum well structure; implanting p-type ions in said third areas to form at least one p-type implant region that is operably coupled to said p-type modulation doped quantum well structure; and depositing at least one metal layer on said p-type implant region to form an electrode of said semiconductor device that is operably coupled to said p-type modulation doped quantum well structure.
- 11. A method of fabricating a semiconductor device according to claim 1, further comprising the steps of:
forming a plurality of distributed bragg reflector (DBR) mirror layers on said substrate.
- 12. A method of fabricating a semiconductor device according to claim 11, wherein:
said plurality of distributed bragg reflector (DBR) mirror layers comprise layers of AlAs and GaAs.
- 13. A method of fabricating a semiconductor device according to claim 1, wherein:
said second plurality of layers comprise at least one layer of undoped InGaAsN and at least one layer of undoped GaAs that form at least one quantum well.
- 14. A method of fabricating a semiconductor device according to claim 13, wherein:
said second plurality of layers comprise at least one layer of AlGaAs of high p-type doping concentration to form a modulation doped layer for said at least one quantum well.
- 15. A method of fabricating a semiconductor device according to claim 3, wherein:
said third plurality of layers comprise at least one layer of undoped InGaAsN and at least one layer of undoped GaAs that form at least one quantum well.
- 16. A method of fabricating a semiconductor device according to claim 15, wherein:
said third plurality of layers comprise at least one layer of AlGaAs of high n-type doping concentration to form a modulation doped layer for said at least one quantum well.
- 17. A method of fabricating a semiconductor device according to claim 1, wherein:
said first etch stop layer comprises AlAs, and said etching operations utilize a chlorine-based gas mixture that includes fluorine.
- 18. A method of fabricating a semiconductor device according to claim 5, wherein:
said second etch stop layer comprises AlAs, and said etching operations utilize a chlorine-based gas mixture that includes fluorine.
- 19. A method of fabricating a semiconductor device according to claim 9, wherein:
said thin capping layer comprises GaAs.
- 20. A method of fabricating a semiconductor device according to claim 1, further comprising the step of:
depositing a second metal layer that is electrically coupled to said p-type modulation doped quantum well structure to form a source terminal electrode and a drain terminal electrode of a p-channel HFET device, wherein said first metal layer forms a gate terminal electrode of said p-channel HFET device.
- 21. A method of fabricating a semiconductor device according to claim 20, further comprising the steps of:
performing a first implant of p-type ions to form at least one p-type implant region that is electrically coupled to said p-type modulation doped quantum well structure; and depositing said second metal layer on said at least one p-type implant region.
- 22. A method of fabricating a semiconductor device according to claim 20, further comprising the step of:
depositing a third metal layer that is operably coupled to said third plurality of layers to form a collector terminal electrode of said p-channel HFET device.
- 23. A method of fabricating a semiconductor device according to claim 22, further comprising the steps of:
performing a second implant of n-type ions to form an n-type implant region that is electrically coupled to said third plurality of layers, and depositing said third metal layer on said n-type implant region.
- 24. A method of fabricating a semiconductor device according to claim 22, wherein:
said third metal layer is deposited prior to said first and second metal layers.
- 25. A method of fabricating a semiconductor device according to claim 1, further comprising the steps of:
depositing a second metal layer that is electrically coupled to said p-type modulation doped quantum well structure to form a base terminal electrode of a p-type quantum-well-base bipolar transistor device; depositing a third metal layer that is operably coupled to said third plurality of layers to form a collector terminal electrode of said p-type quantum-well-base bipolar transistor device; wherein said first metal layer forms an emitter terminal electrode of said p-type quantum-well-base bipolar transistor device.
- 26. A method of fabricating a semiconductor device according to claim 25, further comprising the steps of:
performing a first implant of p-type ions to form at least one p-type implant region that is electrically coupled to said p-type modulation doped quantum well structure; and depositing said second metal layer on said at least one p-type implant region.
- 27. A method of fabricating a semiconductor device according to claim 26, wherein:
said at least one p-type region comprises a plurality of deep ion implant regions that are formed on both sides said p-type modulation doped quantum well structure and that reduce capacitance between said p-type modulation doped quantum well structure and said n-type ohmic contact layer.
- 28. A method of fabricating a semiconductor device according to claim 26, further comprising the steps of:
performing a second implant of n-type ions to form at least one n-type implant region that is~electrically coupled to said third plurality of layers; and depositing said third metal layer on said at least one n-type implant region.
- 29. A method of fabricating a semiconductor device according to claim 26, wherein:
said third metal layer is deposited prior to said first and second metal layers.
- 30. A method of fabricating a semiconductor device according to claim 4, further comprising the steps of:
depositing a second metal layer that is electrically coupled to said n-type modulation doped quantum well structure to form a source terminal electrode and a drain terminal electrode of an n-channel FET device; and depositing a third metal layer that is electrically coupled to said p-type ohmic contact layer to form a gate terminal electrode of said n-channel FET device.
- 31. A method of fabricating a semiconductor device according to claim 30, further comprising the steps of:
performing a first implant of n-type ions to form at least one n-type implant region that is electrically coupled to said n-type modulation doped quantum well structure; and depositing said second metal layer on said at least one n-type implant region.
- 32. A method of fabricating a semiconductor device according to claim 30, further comprising the step of:
depositing a fourth metal layer that is operably coupled to said p-type modulation doped quantum well structure to form a collector terminal electrode of said n-channel HFET device.
- 33. A method of fabricating a semiconductor device according to claim 32, further comprising the steps of:
performing a second implant of p-type ions to form at least one p-type implant region that is electrically coupled to said p-type modulation doped quantum well structure, and depositing said fourth metal layer on said at least one p-type implant region.
- 34. A method of fabricating a semiconductor device according to claim 33, wherein:
said third metal layer is deposited prior to said second and fourth metal layers.
- 35. A method of fabricating a semiconductor device according to claim 4, further comprising the steps of:
depositing a second metal layer that is electrically coupled to said p-type ohmic contact layer to form an emitter electrode of an n-type quantum-well-base bipolar transistor device; depositing a third metal layer that is electrically coupled to said n-type modulation doped quantum well structure to form a base terminal electrode of said n-type quantum-well-base bipolar transistor device; and depositing a fourth metal layer that is electrically coupled to said p-type modulation doped quantum well structure to form a collector terminal electrode of said n-type quantum-well-base bipolar transistor device.
- 36. A method of fabricating a semiconductor device according to claim 35, further comprising the step of:
performing a first implant of n-type ions to form at least one n-type ion implant region that electrically couples said base terminal electrode to said n-type modulation doped quantum well structure.
- 37. A method of fabricating a semiconductor device according to claim 35, further comprising the step of: performing a second implant of p-type ions to form at least one p-type ion implant region that electrically couples said collector terminal electrode to said p-type modulation doped quantum well structure.
- 38. A method of fabricating a semiconductor device according to claim 35, wherein:
said second metal layer is deposited prior to said third and fourth metal layers.
- 39. A method of fabricating a semiconductor device according to claim 4, further comprising the steps of:
depositing a second metal layer that is electrically coupled to said p-type ohmic contact layer to form an anode electrode of a heterojunction thyristor device; depositing at least one of a third metal layer and a fourth metal layer, said third metal layer electrically coupled to said n-type modulation doped quantum well structure to form at least one n-channel injector terminal electrode of said heterojunction thyristor device, and said fourth metal layer electrically coupled to said p-type modulation doped quantum well structure to form at least one p-channel injector terminal electrode of said heterojunction thyristor device; and where said first metal layer forms a cathode terminal electrode of said heterojunction thyristor device.
- 40. A method of fabricating a semiconductor device according to claim 39, further comprising the step of:
performing a first implant of n-type ions to form at least one n-type ion implant region that electrically couples said at least one n-channel injector terminal electrode to said n-type modulation doped quantum well structure.
- 41. A method of fabricating a semiconductor device according to claim 39, further comprising the step of:
performing a second implant of p-type ions to form at least one p-type ion implant region that electrically couples said at least one p-channel injector terminal electrode to said p-type modulation doped quantum well structure.
- 42. A method of fabricating a semiconductor device according to claim 39, further comprising the step of:
performing a first implant of n-type ions to form n-type implant regions that are disposed above said n-type modulation doped quantum well structure and that steer current into said n-type modulation doped quantum well structure.
- 43. A method of fabricating a semiconductor device according to claim 39, wherein:
said series of layers is formed in a resonant cavity realized by a first plurality of distributed bragg reflector (DBR) mirror layers formed on said substrate and a second plurality of distributed bragg reflector (DBR) mirror layers formed on said series of layers.
- 44. A method of fabricating a semiconductor device according to claim 39, wherein:
said second metal layer is deposited prior to said first, third and fourth metal layers.
- 45. A method of fabricating a semiconductor device according to claim 1, wherein:
said series of layers comprises group Ill-V materials.
- 46. A method of fabricating a semiconductor device according to claim 1, wherein:
said series of layers comprises strained silicon heterostructures employing silicon-germanium (SiGe) layers.
- 47. A method of fabricating a semiconductor device according to claim 1, further comprising the step of:
forming said series of layers utilizing molecular beam epitaxy.
- 48. A method of fabricating a semiconductor device comprising the steps of:
providing a series of layers formed on a substrate, said layers including a first plurality of layers including at least one layer comprising p-type dopant material, a second plurality of layers that form an n-type modulation doped quantum well structure, and a third plurality of layers including at least one layer comprising p-type dopant material, wherein said third plurality of layers includes a p-type ohmic contact layer and a first etch stop layer for contacting said n-type modulation doped quantum well structure; depositing a first metal layer on said p-type ohmic contact layer to form a first electrode of said semiconductor device; performing an etching operation that automatically stops at said first etch stop layer; removing remaining portions of said first etch stop layer to expose first areas of a layer thereunder; and depositing a second metal layer on said first areas to form at least one second electrode of said semiconductor device that is electrically coupled to said n-type modulation doped quantum well structure.
- 49. A method of fabricating a semiconductor device according to claim 48, wherein:
said fist etch stop layer is made sufficiently thin to permit current tunneling.
- 50. A method of fabricating a semiconductor device according to claim 48, further comprising the steps of:
performing a first implant of n-type ions in said first areas to form at least one n-type implant region that is electrically coupled to said n-type modulation doped quantum well structure; and depositing said second metal layer on said at least one n-type implant region.
- 51. A method of fabricating a semiconductor device according to claim 48, wherein:
said first plurality of layers forms a p-type modulation doped quantum well structure.
- 52. A method of fabricating a semiconductor device according to claim 51, wherein:
said series of layers further comprises
a first plurality of undoped spacer layers disposed between said first plurality of layers and said second plurality of layers, and a second plurality of undoped spacer layers disposed between said second plurality of layers and said third plurality of layers, wherein said second plurality of undoped spacer layers include a thin capping layer.
- 53. A method of fabricating a semiconductor device according to claim 52, further comprising the steps of:
performing an etching operation that exposes second areas between said n-type modulation doped structure and said p-type modulation doped structure; depositing a third metal layer on said second areas to form a third electrode of said semiconductor device that is electrically coupled to said p-type modulation doped quantum well structure.
- 54. A method of fabricating a semiconductor device according to claim 53, further comprising the steps of:
performing a second implant of p-type ions in said second areas to form at least one p-type implant region that is electrically coupled to said p-type modulation doped quantum well structure; and depositing said third metal layer on said at least one p-type implant region.
- 55. A method of fabricating a semiconductor device according to claim 48, wherein:
said first electrode comprises a gate terminal electrode and said second electrode comprises a source terminal electrode and a drain terminal electrode to thereby implement an n-channel HFET device.
- 56. A method of fabricating a semiconductor device according to claim 53, wherein:
said first electrode comprises a gate terminal electrode, said second electrode comprises a source terminal electrode and a drain terminal electrode, and said third electrode comprises a collector terminal electrode to thereby implement an n-channel HFET device.
- 57. A method of fabricating a semiconductor device according to claim 53, wherein:
said first electrode comprises an emitter terminal electrode, said second electrode comprises a base terminal electrode, and said third electrode comprises a collector terminal electrode to thereby implement an n-type quantum-well-base bipolar transistor device.
- 58. A method of fabricating a semiconductor device according to claim 48, further comprising the steps of:
forming a plurality of distributed bragg reflector (DBR) mirror layers on said substrate.
- 59. A method of fabricating a semiconductor device according to claim 48, wherein:
said first etch stop layer comprises AlAs that functions as an etch stop during etching by a chlorine-based gas mixture that includes fluorine.
- 60. A method of fabricating a semiconductor device according to claim 48, wherein:
said series of layers comprises group Ill-V materials.
- 61. A method of fabricating a semiconductor device according to claim 48, wherein:
said series of layers comprises strained silicon heterostructures employing silicon-germanium (SiGe) layers.
- 62. A method of fabricating a semiconductor device according to claim 48, further comprising the step of:
forming said series of layers utilizing molecular beam epitaxy.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. application Ser. No. 10/280,892, filed Oct. 25, 2002, entitled “Optoelectronic Device Employing At Least One Semiconductor Heterojunction Thyristor For Producing Variable Electrical/Optical Delay,” commonly assigned to assignee of the present invention, and herein incorporated by reference in its entirety.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10280892 |
Oct 2002 |
US |
Child |
10340941 |
Jan 2003 |
US |