Claims
- 1. A method of formation of a conductive line on integrated circuits including the steps of:
etching a first insulator layer to create therein openings of predetermined width at locations where the conductive line is to be formed, depositing and etching a first interconnection layer of a first thickness, and depositing and etching a second interconnection layer of a second thickness, wherein the predetermined width is greater than twice the greatest of the two thicknesses, and smaller than twice the sum of the thicknesses.
- 2. The method of claim 1, wherein the step of deposition and etching of the first interconnection layer is preceded by a step of formation of conductive spacers of a third thickness on the lateral walls of the openings, the predetermined width then being increased by twice the thickness of the spacers.
- 3. The method of claim 1, wherein the step of deposition and etching of the second interconnection layer is immediately preceded by the steps of:
depositing a second insulator layer; etching the second insulator layer to expose the first interconnection layer above the openings; and depositing a second etch stop layer.
- 4. The method of claim 1, wherein the first and second interconnection layers are layers of a conductor chosen from the group comprising aluminum, copper, and their alloys, possibly with silicon.
- 5. The method of claim 2, wherein the spacers are made of tungsten.
- 6. A conductive line formed on a surface of a substrate, the upper surface of the substrate comprising an insulating layer in which is formed an opening of predetermined width at the location where the conductive line is to be formed, including a first interconnection layer of a first thickness and a second interconnection layer of a second thickness, the predetermined width being greater than twice the greatest of the two thicknesses, and smaller than twice the sum of the thicknesses.
- 7. The conductive line of claim 5, wherein several parallel openings are formed at a low distance from one another.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98 01792 |
Feb 1998 |
FR |
|
Parent Case Info
[0001] This application is a division of prior application Ser. No. 09/245,003, filed on Feb. 4, 1999, entitled Method of Formation of Conductive Lines on Integrated Circuits, now allowed.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09245003 |
Feb 1999 |
US |
Child |
09865634 |
May 2001 |
US |