The present invention relates generally to semiconductor devices and more particularly to a capacitor with enhanced performance and method of manufacture.
Power supply lines in a semiconductor integrated circuit chip supply current to charge and discharge active and passive devices in the integrated circuit. For example, digital complementary metal-oxide-semiconductor (CMOS) circuits draw current when the clock makes a transition. During the operation of circuits, the power supply lines must supply transient currents with a relatively high intensity, and can result in voltage noise on the power supply lines. The voltage on the power supply line will fluctuate when the fluctuation time of the transient current is short or when its parasitic inductance or parasitic resistance is large.
In state-of-the-art circuits, the operational frequency of the integrated circuit is in the order of several hundreds of mega-hertz (MHz) to several giga-hertz (GHz). In such circuits, the rising time of clock signals is very short, so that voltage fluctuations in the supply line can be very large. Undesired voltage fluctuations in the power supply line powering a circuit can cause noise on its internal signals and degrade noise margins. The degradation of noise margins can reduce circuit reliability or even cause circuit malfunction.
To reduce the magnitude of voltage fluctuations in the power supply lines, filtering or decoupling capacitors are usually used between the terminals of different power supply lines or between terminals of power supply line and the ground line. Decoupling capacitors act as charge reservoirs that additionally supply currents to circuits when required to prevent momentary drops in supply voltage.
Decoupling capacitors are used in integrated chips employing both bulk and silicon-on-insulator substrates. However, the role of decoupling capacitors is more important in a silicon-on-insulator chip than in a bulk silicon chip due to the following reason. Integrated chips fabricated on bulk substrates can naturally decouple the power supply potential and the ground potential due to the presence of inherent depletion capacitances between the doped wells and the bulk substrate. Compared to bulk substrates, silicon-on-insulator chips have very low on-chip decoupling capacitance between the power supply lines and ground.
U.S. Pat. No. 6,558,998 entitled “SOI type integrated circuit with a decoupling capacity and process for embodiment of such a circuit” issued to Belleville et al. describes a decoupling capacitor that is formed with the formation of silicon-on-insulator substrates. While that capacitor may be formed with a large area or large capacitance, it is formed together with the substrate, which means that the substrate has to be customized for each different circuit design.
These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by preferred embodiments of the present invention which teach an integrated circuit capacitor with enhanced performance and method of manufacture a capacitor.
In accordance with a preferred embodiment of the present invention, a capacitor is formed in a strained semiconductor layer. In particular, a bottom electrode is formed in a portion of the strained semiconductor layer. A capacitor dielectric overlies the bottom electrode and a top electrode overlies the capacitor dielectric. In one embodiment, first and second bottom electrode contact regions are formed in the strained semiconductor layer adjacent but not underlying the top electrode. The bottom electrode is located between the first and the second bottom electrode contact regions. In this embodiment, the first bottom electrode region is electrically coupled to the second bottom electrode region, e.g., by at least one metallization layer.
In a second embodiment of the present invention, a decoupling capacitor is formed in a semiconductor substrate that includes a strained silicon layer. A substantially flat bottom electrode is formed in a portion of the strained silicon layer and a capacitor dielectric overlying the bottom electrode. A substantially flat top electrode overlies said capacitor dielectric. The top electrode is connected to a first reference voltage line and the bottom electrode is connected to a second reference voltage line.
The present invention also teaches a method of forming a capacitor. A semiconductor substrate that includes a strained silicon layer is provided. A bottom electrode is formed in the strained silicon layer, e.g., by doping the layer. A capacitor dielectric is formed on bottom electrode and a top electrode is formed on capacitor dielectric. A first doped region and a second doped region are formed within the strained silicon layer adjacent but not beneath the top electrode. These doped regions are electrically connected to each other. Alternatively, only one doped region may be used to electrically contact the bottom electrode.
The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawing, in which:
a-3e provide diagrams to illustrate the concept of a strained layer;
a and 8b show cross sectional views of the capacitor of
a and 9b show cross sectional views of another embodiment capacitor; and
a-10f show cross sectional views of a capacitor of the present invention during various stages of the fabrication process.
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
In the preferred embodiment this invention, a capacitor structure with at least one strained electrode is taught. The strained electrode may, for example, be comprised of a strained silicon layer. For example, the strained electrode can be a heavily doped strained silicon layer or it can be an inversion layer in a strained silicon layer.
In the embodiment of
In another embodiment, the bottom electrode 104 is doped to a different conductivity type. In this case, the inversion region 114 is provided to create the contact between regions 104, 110 and 112. For example, in one embodiment the contact regions 110 and 112 are physically doped with n-type dopants (e.g., arsenic and/or phosphorus) and the electrode region 104 is physically doped with p-type dopants (e.g., boron). When the top electrode is connected to a high voltage level, inversion region 114 will be formed and will appear to be n-doped. In this manner, the bottom electrode contact regions 110 and/or 112 are doped to a given conductivity type (n-type in this example) and the bottom electrode is operationally doped the first conductivity type. In this context, “operationally doped” means being at that doping level whenever the chip is operational. This definition excludes a transistor, which is at that doping level only when that transistor itself is turned on.
a-3e show an example of how a strained layer may be formed. In the preferred embodiment, the strained layer 104 is strained silicon. As shown in
b and 3c illustrate the effect of the relaxed SiGe layer 118 on a pseudomorphically strained silicon layer 104.
The mobility enhancement can be explained as follows. In relaxed silicon, the electrons reside in the six-fold degenerate Δ6 conduction valleys as illustrated by
According to the preferred embodiment of this invention, a heavily doped strained silicon layer or an inversion region in a strained silicon layer is used as a bottom electrode of a capacitor. The heavily doped strained silicon is preferably heavily doped with n-type dopants, and the inversion region preferably comprises electrons because the mobility of electrons is significantly increased in strained silicon. The resistance of the inversion region is inversely proportional to mobility. A high mobility inversion region has a lower resistance. Therefore, by forming a low resistance inversion layer in the strained silicon layer, and employing it as a bottom electrode of a capacitor, the capacitor is formed with an electrode with significantly improved conductance. The capacitor may be used as a decoupling capacitor in the preferred embodiment, but it is understood that the capacitor thus formed may be used for other analog or digital applications.
Referring now to
On the other hand, the sheet resistance rs of the inversion layer 114 should be as small as possible. Since the inversion layer 114 electrically communicates with adjacent doped regions 110 and 112, also known as the source and drain regions, the sheet resistances are connected to nodes 110 and 112 at the two ends of the circuit diagram of
The improvement to the sheet resistance of the inversion channel rs is one of the advantages of the preferred embodiment of this invention. According to this embodiment, by forming the inversion layer in a strained silicon layer and using it as a bottom electrode, the value of rs is smaller than that in a conventional relaxed silicon channel. A smaller value of rs contributes to a smaller series resistance in the capacitor, or a smaller resistance in one of the electrodes of the capacitor. A smaller electrode resistance leads to a lower equivalent series resistance (ESR). The ESR is defined to be the impedance or resistance of the capacitor at its resonant frequency. A low ESR is one of the desirable characteristics for a decoupling capacitor used in high frequency circuits. In high frequency circuits, it is advantageous to employ decoupling capacitors with low total impedance of resistance over a wide frequency range.
Another benefit of the preferred embodiment of this invention is the reduction of leakage current through the capacitor dielectric 108. Referring now to
An electron (depicted by a circle labeled 126) in the strained silicon layer 104 will see a barrier height given by Φb as indicated in
Such a substrate 132 may be formed by a layer transfer technique, such as by the transfer of a strained silicon layer onto a target wafer with an insulator surface. The bottom electrode 104 may be lightly doped and electrically contacted by a highly doped region, or the bottom electrode 104 may be a high-doped region.
In
According to embodiments of this invention, the capacitor dielectric 108 can be any dielectric. For example, the capacitor dielectric can be conventional gate dielectrics known and used in the art, e.g. silicon oxide, silicon oxynitride, or silicon nitride, or combinations thereof. In another embodiment, the capacitor dielectric may be comprised of a high permittivity (high-k) dielectric. By using a high-k dielectric as the capacitor dielectric, the capacitance density
is significantly higher than that of a capacitor employing a conventional silicon oxide dielectric, where ∈0 is the permittivity of free space, ∈r is the relative permittivity, and tphys is the physical thickness of the capacitor dielectric.
The high-k dielectric preferably has a permittivity of larger than about 5, and more preferably has a permittivity of larger than about 10, and even more preferably has a permittivity of larger than about 20. The high permittivity dielectric may be selected from a group comprising of aluminum oxide (Al2O3), hafnium oxide (HfO2), hafnium oxynitride (HfON), hafnium silicate (HfSiO4), zirconium oxide (ZrO2), zirconium oxynitride (ZrON), zirconium silicate (ZrSiO4), or combinations thereof. In the preferred embodiment, the high-k dielectric is hafnium oxide. The silicon oxide equivalent thickness (EOT) of the capacitor dielectric is preferably smaller than about 100 angstroms, more preferably smaller than about 50 angstroms, and even more preferably smaller than about 10 angstroms. The physical thickness of the capacitor dielectric may be smaller than about 100 angstroms, more preferably smaller than about 50 angstroms, and even more preferably smaller than about 10 angstroms.
The top electrode 106 comprises a conductive material such as poly-crystalline silicon, poly-crystalline silicon-germanium, a metal, a metallic nitride, a metallic silicide, or a metallic oxide, or combinations thereof. Metals such as molybdenum, tungsten, titanium, tantalum, platinum, and hafnium may be used as the portion of the top electrode 106. Metallic nitrides may include, but are not limited to, molybdenum nitride, tungsten nitride, titanium nitride, and tantalum nitride. Metallic silicides may include, but are not limited to, nickel silicide, cobalt silicide, tungsten silicide, titanium silicide, tantalum silicide, platinum silicide, and erbium silicide. Metallic oxides may include, but are not limited to, ruthenium oxide and indium tin oxide.
The decoupling capacitor 100 may be formed in an active region in the vicinity of an active device such as a transistor (not shown). The capacitor dielectric may comprise the same dielectric as the transistor gate dielectric.
The cross-sectional view along line A-A′ is shown in
The top electrode in
The cross-sectional view along line B-B′ is shown in
For reasons of simplicity, the contacts 140 have not been shown in the cross-sectional views of
a and 9b show yet another embodiment of the present invention where the strained silicon layer 104 is formed in a portion of the semiconductor substrate 102. In this case, the strain may be induced by local mechanical stress, such as that due to the influence of a high stress film 136.
The inter-layer dielectric (ILD) 138 and/or 144 can be a chemical vapor deposited dielectric such as silicon oxide. Either one or both of ILDs 138 and 144 can also be a low permittivity (low-k) dielectric employed in interconnect technology. For example, by using a low-k ILD 138 to cover the capacitor, parasitic capacitances between the top electrode 106 and metal lines 142 in the vicinity of the top electrode 106 can be reduced. By using a low-k ILD 144 over first metal layer 142, parasitic capacitances between the first metal layer 142 and the second metal layer (not shown) can also be reduced.
In the preferred embodiment, the relative permittivity of the low-k dielectric is less than about 3.5, and more preferably less than about 3.0. For example, the low-k dielectric material may be an organic material, such as benzocyclobutene (BCB), SILK™, FLARE™, or others. Alternatively, the low-k dielectric material may be an inorganic dielectric material, such as methyl silsesquioxane (MSQ), hydrogen silsesquioxane (HSQ), SiOF, as examples. These materials are exemplary only as other embodiments may include different low-k dielectric materials.
A contact etch-stop layer 136 may overlie the top electrode 106 and the spacer 134, as shown in
As shown in
Next, a method of manufacturing the decoupling capacitor will be described with respect to
An active region mask 146 is used to define trenches 148 in the semiconductor layer 104. The mask 146 preferably comprises silicon nitride, and more preferably comprises silicon nitride on a silicon oxide layer. Trench filling dielectric material is deposited by chemical vapor deposition to fill the trenches to create isolation regions 116. As explained in U.S. Pat. No. 6,882,025, the isolation regions 116 may induce additional stress. U.S. Pat. No. 6,882,025 is incorporated herein by reference.
The process continues with a chemical mechanical process step to planarize the top surface of the device being fabricated. The mask 146 can then removed using common etching techniques.
The bottom electrode 104 may or may not be heavily doped at this point. If an ion implantation step with a high dose is introduced into the active region 104 at this point to dope the semiconductor layer, a heavily doped bottom electrode can be formed. For example, the heavily doped active region or bottom electrode may have a doping concentration of larger than 1019 cm−3.
The capacitor dielectric 108 is then formed, as shown in
Referring to
The top electrode material 106 is then patterned using photolithography techniques, and etched using plasma etch processes to form the gate electrodes. The deposition of the top electrode material may be the same process step as the deposition of gate electrode material of a transistor to be formed in a different portion of the semiconductor chip, and the etching of the top electrode may similarly be accomplished together with the etching of the gate electrode of the said transistor. The completed top electrode is shown in
At this point, doping may be introduced in regions adjacent to the bottom electrode to make electrical contacts with the bottom electrode. These regions are shown in the cross-section of
As shown in
A contact etch-stop layer 136 may be formed on the top electrode 106 and spacers 134. The etch-stop layer 136 may be a high-stress film such as a high-stress silicon nitride film deposited by plasma-enhanced chemical vapor deposition. The high-stress film may be used to enhance the strain in the strained silicon region 104.
An inter-layer dielectric (ILD) 138 may be formed over the capacitor and contact holes etched through the ILD 138 to reach the top and bottom electrodes of the capacitor. Conductive materials are then used to fill the contact holes to electrically contact the top and bottom electrodes. For example, a layer of tungsten can be formed to fill the holes and then either etched back or chemically-mechanically polished.
Although the capacitor described in this invention has been illustrated for use as a decoupling capacitance, it is understood that the capacitor thus formed according to this invention may be used for other purposes. For example, the capacitor may be used as a coupling capacitor. In another embodiment, the capacitor can be used as the storage cell in a dynamic random access memory or in a mixed signal circuit such as an analog-to-digital converter or a digital-to-analog converter.
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
This application is a divisional of U.S. Pat. No. 6,940,705 entitled “Capacitor with Enhanced Performance and Method of Manufacture,” filed on Jul. 25, 2003, which patent is incorporated herein by reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4069094 | Shaw et al. | Jan 1978 | A |
| 4314269 | Fujiki | Feb 1982 | A |
| 4497683 | Celler et al. | Feb 1985 | A |
| 4631803 | Hunter et al. | Dec 1986 | A |
| 4892614 | Chapman et al. | Jan 1990 | A |
| 4946799 | Blake et al. | Aug 1990 | A |
| 4952993 | Okumura | Aug 1990 | A |
| 5130773 | Tsukada | Jul 1992 | A |
| 5155571 | Wang et al. | Oct 1992 | A |
| 5273915 | Hwang et al. | Dec 1993 | A |
| 5338960 | Beasom | Aug 1994 | A |
| 5378919 | Ochiai | Jan 1995 | A |
| 5447884 | Fahey et al. | Sep 1995 | A |
| 5461250 | Burghartz et al. | Oct 1995 | A |
| 5479033 | Baca et al. | Dec 1995 | A |
| 5525828 | Bassous et al. | Jun 1996 | A |
| 5534713 | Ismail et al. | Jul 1996 | A |
| 5596529 | Noda et al. | Jan 1997 | A |
| 5629544 | Voldman et al. | May 1997 | A |
| 5656524 | Eklund et al. | Aug 1997 | A |
| 5708288 | Quigley et al. | Jan 1998 | A |
| 5714777 | Ismail et al. | Feb 1998 | A |
| 5763315 | Benedict et al. | Jun 1998 | A |
| 5789807 | Correale, Jr. | Aug 1998 | A |
| 5811857 | Assaderaghi et al. | Sep 1998 | A |
| 5955766 | Ibi et al. | Sep 1999 | A |
| 5965917 | Maszara et al. | Oct 1999 | A |
| 5972722 | Visokay et al. | Oct 1999 | A |
| 6008095 | Gardner et al. | Dec 1999 | A |
| 6015990 | Hieda et al. | Jan 2000 | A |
| 6015993 | Voldman et al. | Jan 2000 | A |
| 6027988 | Cheung et al. | Feb 2000 | A |
| 6046487 | Benedict et al. | Apr 2000 | A |
| 6059895 | Chu et al. | May 2000 | A |
| 6100153 | Nowak et al. | Aug 2000 | A |
| 6103599 | Henley et al. | Aug 2000 | A |
| 6107125 | Jaso et al. | Aug 2000 | A |
| 6111267 | Fischer et al. | Aug 2000 | A |
| 6222234 | Imai | Apr 2001 | B1 |
| 6232163 | Voldman et al. | May 2001 | B1 |
| 6256239 | Akita et al. | Jul 2001 | B1 |
| 6258664 | Reinberg | Jul 2001 | B1 |
| 6281059 | Cheng et al. | Aug 2001 | B1 |
| 6291321 | Fitzgerald | Sep 2001 | B1 |
| 6294834 | Yeh et al. | Sep 2001 | B1 |
| 6303479 | Snyder | Oct 2001 | B1 |
| 6339232 | Takagi | Jan 2002 | B1 |
| 6358791 | Hsu et al. | Mar 2002 | B1 |
| 6387739 | Smith, III | May 2002 | B1 |
| 6407406 | Tezuka | Jun 2002 | B1 |
| 6413802 | Hu et al. | Jul 2002 | B1 |
| 6414355 | An et al. | Jul 2002 | B1 |
| 6429061 | Rim | Aug 2002 | B1 |
| 6433382 | Orlowski et al. | Aug 2002 | B1 |
| 6448114 | An et al. | Sep 2002 | B1 |
| 6448613 | Yu | Sep 2002 | B1 |
| 6475838 | Bryant et al. | Nov 2002 | B1 |
| 6475869 | Yu | Nov 2002 | B1 |
| 6489684 | Re et al. | Dec 2002 | B1 |
| 6498359 | Schmidt et al. | Dec 2002 | B2 |
| 6518610 | Yang et al. | Feb 2003 | B2 |
| 6521952 | Ker et al. | Feb 2003 | B1 |
| 6524905 | Yamamichi et al. | Feb 2003 | B2 |
| 6525403 | Inaba et al. | Feb 2003 | B2 |
| 6555839 | Fitzgerald | Apr 2003 | B2 |
| 6558998 | Belleville et al. | May 2003 | B2 |
| 6573172 | En et al. | Jun 2003 | B1 |
| 6576526 | Kai et al. | Jun 2003 | B2 |
| 6586311 | Wu | Jul 2003 | B2 |
| 6600170 | Xiang | Jul 2003 | B1 |
| 6617643 | Goodwin-Johansson | Sep 2003 | B1 |
| 6621131 | Murthy et al. | Sep 2003 | B2 |
| 6633070 | Miura et al. | Oct 2003 | B2 |
| 6653700 | Chau et al. | Nov 2003 | B2 |
| 6657259 | Fried et al. | Dec 2003 | B2 |
| 6657276 | Karlsson et al. | Dec 2003 | B1 |
| 6674100 | Kubo et al. | Jan 2004 | B2 |
| 6686247 | Bohr | Feb 2004 | B1 |
| 6720619 | Chen et al. | Apr 2004 | B1 |
| 6724019 | Oda et al. | Apr 2004 | B2 |
| 6759717 | Sagarwala et al. | Jul 2004 | B2 |
| 6762448 | Lin et al. | Jul 2004 | B1 |
| 6784101 | Yu et al. | Aug 2004 | B1 |
| 6794764 | Kamal et al. | Sep 2004 | B1 |
| 6797556 | Murthy et al. | Sep 2004 | B2 |
| 6803641 | Papa Rao et al. | Oct 2004 | B2 |
| 6812103 | Wang et al. | Nov 2004 | B2 |
| 6867101 | Yu | Mar 2005 | B1 |
| 6872610 | Mansoori et al. | Mar 2005 | B1 |
| 6885084 | Murthy et al. | Apr 2005 | B2 |
| 6891192 | Chen et al. | May 2005 | B2 |
| 6924181 | Huang et al. | Aug 2005 | B2 |
| 6969618 | Mouli | Nov 2005 | B2 |
| 20010028089 | Adan | Oct 2001 | A1 |
| 20020031890 | Watanabe et al. | Mar 2002 | A1 |
| 20020074598 | Doyle et al. | Jun 2002 | A1 |
| 20020076899 | Skotnicki et al. | Jun 2002 | A1 |
| 20020125471 | Fitzgerald et al. | Sep 2002 | A1 |
| 20020153549 | Laibowitz et al. | Oct 2002 | A1 |
| 20020190284 | Murthy et al. | Dec 2002 | A1 |
| 20030001219 | Chau et al. | Jan 2003 | A1 |
| 20030030091 | Bulsara et al. | Feb 2003 | A1 |
| 20030080386 | Ker et al. | May 2003 | A1 |
| 20040026765 | Currie et al. | Feb 2004 | A1 |
| 20040087098 | Ng et al. | May 2004 | A1 |
| 20040173815 | Yeo et al. | Sep 2004 | A1 |
| 20040217448 | Kumagai et al. | Nov 2004 | A1 |
| 20040262683 | Bohr et al. | Dec 2004 | A1 |
| 20040266116 | Mears et al. | Dec 2004 | A1 |
| 20050029601 | Chen et al. | Feb 2005 | A1 |
| 20050121727 | Ishitsuka et al. | Jun 2005 | A1 |
| 20050224988 | Tuominen | Oct 2005 | A1 |
| 20050236694 | Wu et al. | Oct 2005 | A1 |
| Number | Date | Country |
|---|---|---|
| 0 683 522 | Nov 1995 | EP |
| 0 828 296 | Mar 1998 | EP |
| WO 03017336 | Feb 2003 | WO |
| Number | Date | Country | |
|---|---|---|---|
| 20050208717 A1 | Sep 2005 | US |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 10627218 | Jul 2003 | US |
| Child | 11129086 | US |