Claims
- 1. A method of fabricating a bipolar transistor comprising the steps of:
- forming an extrinsic base layer with an opening therein defining an extrinsic base layer edge;
- forming an emitter layer overlying said extrinsic base layer, said emitter layer having an opening formed therein defining an emitter layer edge that is aligned with said extrinsic base layer edge;
- forming an intrinsic base layer by a low temperature expitaxial process, said intrinsic base layer extending over said base layer edge and said emitter layer edge and extending perpendicularly with respect to said extrinsic base layer and said emitter layer; and
- forming a collector layer by a low temperature epitaxial process, said collector layer extending over said intrinsic base layer and extending perpendicularly with respect to said extrinsic base layer and said emitter layer.
- 2. A method of fabricating a bipolar transistor as in claim 1, wherein said extrinsic base layer is formed in a silicon-on-oxide substrate.
- 3. A method of fabricating a bipolar transistor as in claim 1, wherein said emitter layer is formed by epitaxial lateral overgrowth from said extrinsic base layer.
- 4. A method of fabricating a bipolar transistor as in claim 1, wherein said emitter layer is formed by recrystallization of amorphous silicon.
- 5. A method of fabricating a bipolar transistor as in claim 1, further including the steps of:
- forming an additional extrinsic base layer overlying said emitter layer; and
- forming a collector contact layer overlying said additional extrinsic base layer.
- 6. A method of fabricating a bipolar transistor as in claim 2, further including the steps of:
- forming an additional extrinsic base layer overlying said emitter layer; and
- forming a collector contact layer overlying said additional extrinsic base layer.
Parent Case Info
This application is a divisional of co-pending application Ser. No. 07/900,881, filed on Jun. 18, 1992, now U.S. Pat. No. 5,341,023.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5102809 |
Eklund et al. |
Apr 1992 |
|
5164326 |
Foerstrer et al. |
Nov 1992 |
|
5273915 |
Hwong et al. |
Dec 1993 |
|
5316957 |
Spratt et al. |
May 1994 |
|
Non-Patent Literature Citations (2)
Entry |
B. S. Meyerson; "Low-Temperature Silicon Epitaxy by Ultrahigh Vacuum/Chemical Vapor Deposition"; Appl. Phys. Lett. 48 (12); 24 Mar. 1986, pp. 797-799. |
L. Jastrzebski; "SOI by CVD: Epitaxial Lateral Overgrowth (ELO) Process-Review"; Journal of Crystal Growth 63 (1983); pp. 493-526. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
900881 |
Jun 1992 |
|